# COURSE STRUCTURE M.Tech (VLSI and Embedded Systems) I Year I Semester

| Sr.<br>No. | Course Code                                  | Course Title                                                                                                                                                 | L | т | P | Cont<br>act<br>Hrs./<br>Wk. | Cred<br>its |
|------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|-----------------------------|-------------|
| 1          | 20411T01                                     | Digital System Design                                                                                                                                        | 3 | 0 | 0 | 3                           | 3           |
| 2          | 20411T02                                     | Embedded system Design                                                                                                                                       | 3 | 0 | 0 | 3                           | 3           |
| 3          | 20411T03                                     | Analog VLSI Design                                                                                                                                           | 3 | 0 | 0 | 3                           | 3           |
| 5          | 20411T04<br>20411T05<br>20411T06<br>20411T07 | Programme Elective I  1.VLSI Technology and Design  2.CMOS Digital IC Design  3. System on Chip Design  Programme Elective II  1. Advanced Operating Systems | 3 | 0 | 0 | 3                           | 3           |
| 6          | 20411T08<br>20411L09<br>20411L10             | Soft Computing Techniques     Network Security and Cryptography  VLSI System design Lab-I                                                                    | 0 | 0 | 4 | 2                           | 2           |
| 7          | 20411L11                                     | Digital System Design using Verilog and VHDL                                                                                                                 | 0 | 0 | 4 | 2                           | 2           |
| 8          | 20411T12                                     | Research Methodology                                                                                                                                         | 2 | 0 | 0 | 2                           | 2           |
|            | Total Credits 21                             |                                                                                                                                                              |   |   |   |                             |             |

# I Year II Semester

| Sr.<br>No | Course Code                                              | Course Title                                                                                                                                                                                                  | L | т | P | Contac<br>t<br>Hrs./<br>Wk. | Credi<br>ts |
|-----------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|-----------------------------|-------------|
| 1         | 20412T01                                                 | Embedded Real Time Operating Systems                                                                                                                                                                          | 3 | 0 | 0 | 3                           | 3           |
| 2         | 20412T02                                                 | Low Power VLSI Design                                                                                                                                                                                         | 3 | 0 | 0 | 3                           | 3           |
| 3         | 20412T03                                                 | CMOS Mixed Signal Circuit Design                                                                                                                                                                              |   |   |   |                             |             |
| 5         | 20412T04<br>20412T05<br>20412T06<br>20412T07<br>20412T08 | Programme Elective III  1. VLSI Signal Processing 2. CPLD & FPGA Architectures and Applications. 3. Advanced Computer Architecture  Programme Elective IV  1. Design of IOT 2. DSP Processors & Architectures | 3 | 0 | 0 | 3                           | 3           |
|           | 20412L09                                                 | 3. Semiconductor Memory Design and Testing.                                                                                                                                                                   |   |   |   |                             |             |
| 6         | 20412L10                                                 | Embedded System Design lab                                                                                                                                                                                    | 0 | 0 | 4 | 4                           | 2           |
| 7         | 20412L11                                                 | VLSI System design Lab-II                                                                                                                                                                                     | 0 | 0 | 4 | 4                           | 2           |
| 8         | 20412T12                                                 | Intellectual Property Rights And Patents                                                                                                                                                                      | 2 | 0 | 0 | 2                           | 2           |
|           | Total Credits 21                                         |                                                                                                                                                                                                               |   |   |   |                             |             |

# II Year III Semester

| Sr.<br>No.    | Course Code | Course Title            | L | T | P  | Contact<br>Hrs./<br>Wk. | Credits |
|---------------|-------------|-------------------------|---|---|----|-------------------------|---------|
| 1             | 20413L01    | Comprehensive Viva-Voce | 4 | 0 | 0  | 4                       | 4       |
| 2             | 20413L02    | Seminar                 | 2 | 0 | 0  | 2                       | 2       |
| 3             | 20413L03    | Project Work part-1     | 0 | 0 | 14 | 14                      | 7       |
| Total Credits |             |                         |   |   | 13 |                         |         |

# II Year IV Semester

| Sr.<br>No. | Course Code | Course Title          | L | T | P   | Contact<br>Hrs./<br>Wk. | Credi<br>ts |
|------------|-------------|-----------------------|---|---|-----|-------------------------|-------------|
| 1          | 20414L01    | Project Work Part -II | 0 | 0 | 26  | 26                      | 13          |
|            |             |                       |   |   | Tot | 13                      |             |

#### I-Year I Semester

Course Code Course Title L T P C 20411T01 Digital System Design 3 0 0 3

# UNIT-I

# Minimization Procedures and CAMP Algorithm

Review on minimization of switching functions using tabular methods, k-map, QM algorithm, CAMP-I algorithm, Phase-I: Determination of Adjacencies, DA, CSC, SSMs and EPCs,, CAMP-I algorithm, Phase-II: Passport checking, Determination of SPC, CAMP-II algorithm: Determination of solution cube, Cube based operations, determination of selected cubes are wholly within the given switching function or not, Introduction to cube based algorithms.

# UNIT-II

# PLA Design, PLA Minimization and Folding Algorithms

Introduction to PLDs, basic configurations and advantages of PLDs, PLA Introduction, Block diagram of PLA, size of PLA, PLA design aspects, PLA minimization algorithm(IISc algorithm), PLA folding algorithm(COMPACT algorithm)-Illustration of algorithms with suitable examples.

### UNIT -III

# Design of Large Scale Digital Systems

Algorithmic state machine charts-Introduction, Derivation of SM Charts, Realization of SM Chart, control implementation, control unit design, data processor design, ROM design, PAL design aspects, digital system design approaches using CPLDs, FPGAs and ASICs.

# **UNIT-IV**

# Fault Diagnosis in Combinational Circuits

Faults classes and models, fault diagnosis and testing, fault detection test, test generation, testing process, obtaining a minimal complete test set, circuit under test methods- Path sensitization method, Boolean difference method, properties of Boolean differences, Kohavi algorithm, faults in PLAs, DFT schemes, built in self-test.

# **UNIT-V**

# Fault Diagnosis in Sequential Circuits

Fault detection and location in sequential circuits, circuit test approach, initial state identification, Haming experiments, synchronizing experiments, machine identification, distinguishing experiment, adaptive distinguishing experiments.

# **TEXT BOOKS:**

- 1. Logic Design Theory-N. N. Biswas, PHI
- 2. Switching and Finite Automata Theory-Z. Kohavi, 2nd Edition, 2001, TMH

3. Digital system Design using PLDd-Lala

- 1. Fundamentals of Logic Design Charles H. Roth, 5th Ed., Cengage Learning.
- 2. Digital Systems Testing and Testable Design Miron Abramovici, Melvin A. Breuer and Arthur D. Friedman- John Wiley & Sons Inc.

Course Code Course Title L T P C 20411T02 Embedded System Design 3 0 0 3

# UNIT-I

**Introducing Microcontroller Family** Introduction, The external interface of the Standard 8051, Reset requirements, Clock frequency and performance, Memory issues, I/O pins, Timers, Interrupts, Serial interface, Power consumption and Reading Switches.

# UNIT-II

**ARM Architecture** ARM Design Philosophy, Registers, PSR, Pipeline, Interrupts and Vector Table, Architecture Revision, ARM Processor Families.

# UNIT-III

**ARM Programming Model-I** Instruction Set: Data Processing Instructions, Branch, Load, Store Instructions, PSR Instructions, Conditional Instructions.

# **UNIT-IV**

**ARM Programming Model-II** Thumb Instruction Set: Register Usage, Other Branch Instructions, Data Processing Instructions, Single- Register and Multi Register Load-Store Instructions, Stack, Software Interrupt Instructions.

# **UNIT-V**

**ARM Programming** Simple C Programs using Function Calls, Pointers, Structures, Integer and Floating Point Arithmetic, Assembly Code using Instruction Scheduling, Register Allocation, Conditional Execution and Loops. **Memory Management** Cache Architecture, Polices, Flushing and Caches, MMU, Page Tables, Translation, Access Permissions, Content Switch.

#### **TEXT BOOKS:**

1. ARM Systems Developer's Guides- Designing & Optimizing System Software – Andrew N. Sloss, Dominic Symes, Chris Wright, 2008, Elsevier.

# REFERENCE BOOKS:

**1.** Embedded Microcomputer Systems, Real Time Interfacing – Jonathan W. Valvano – Brookes / Cole, 1999, Thomas Learning.

| Course Code | Course Title       | L | T | P | C |
|-------------|--------------------|---|---|---|---|
| 20411T03    | Analog VLSI Design | 3 | 0 | 0 | 3 |

**UNIT 1:** Analog MOS transistor models Temperature effects and Noise in MOS transistor MOS resistors, characterization of resistive, capacitive elements and MOS devices .Passive and active CMOS current sink/ sources- basics of single stage CMOS amplifiers common Source, common gate and source follower stages frequency response.

**UNIT 2:** CMOS Differential Amplifiers: CMOS Operational Amplifiers one stage and two stage gain boosting Common mode feedback (CMFB) Cascade and Folded cascade structures

**UNIT 3:** High Performance Op-amps – High speed/ high frequency op-amps, micro power op-amps, low noise op-amps and low voltage op-amps. Current mirrors, filter implementations

**UNIT4:**Supply independent and temperature independent references Band gap references PTAT current generation and constant Gm biasing – CMOS comparators – Multipliers and wave shaping circuits – effects due to nonlinearity and mismatch in MOS circuits. Switched Capacitor Circuits: First and Second Order Switched Capacitor Circuits

**UNIT 5:** Switched Capacitor filters, CMOS oscillators, simple and charge pump CMOS PLLs non ideal effects in PLLs, Delay locked loops and applications, basics of CMOS data converters – Medium and high speed CMOS data converters, over sampling converters.

# **Text Books:**

- 1. "Analog Integrated Circuit Design", David. A. Johns and Ken Martin, John Wiley and Sons, 2001.
- 2. "Design of Analog CMOS Integrated Circuit", Behzad Razavi, Tata McGraw HILL, 2002.
- 3. "CMOS Analog Circuit Design", Philip Allen & Douglas Holberg, Oxford University Press, 2002.

# References:

1. "Analog VLSI – Signal Information and Processing", Mohammed Ismail &Feiz , John Wiley and Sons.

| Course Code | Course Title                                        | L | T | P | C |
|-------------|-----------------------------------------------------|---|---|---|---|
| 20411T04    | Programme Elective- I<br>VLSI Technology and Design | 3 | 0 | 0 | 3 |

# UNIT-I

# **VLSI Technology**

Fundamentals and applications, IC production process, semiconductor processes, design rules and process parameters, layout techniques and process parameters. **VLSI Design Issues**: Design process, design for testability, technology options, power calculations, package selection, clock mechanisms, mixed signal design.

#### UNIT-II

**VLSI Design**: Electronic design automation concept, ASIC and FPGA design flows, SOC designs, design technologies: combinational design techniques, sequential design techniques, state machine logic design techniques and design issues.

### UNIT-III

**CMOS VLSI Design:** MOS Technology and fabrication process of pMOS, nMOS, CMOS and BiCMOS technologies, comparison of different processes. **Building Blocks of a VLSI circuit**: Computer architecture, memory architectures, communication interfaces, mixed signal interfaces.

#### **UNIT-IV**

Basic electrical properties of MOS and Bi CMOS circuits, MOS and Bi CMOS circuit design processes, Basic circuit concepts, scaling of MOS circuits-qualitatitive and quantitative analysis with proper illustrations and necessary derivations of expressions.

# **UNIT-V**

**Subsystem Design and Layout:** Some architectural issues, switch logic, gate logic, examples of structured design (combinational logic), some clocked sequential circuits, other system considerations. **Subsystem Design Processes:** Some general considerations and an illustration of design processes, design of an ALU subsystem. Floor Planning

# TEXT BOOKS:

- 1. Essentials of VLSI Circuits and Systems, K. Eshraghian, Douglas A. Pucknell, Sholeh Eshraghian, 2005, PHI Publications.
- 2. Modern VLSI Design-Wayne Wolf, 3rd Ed., 1997, Pearson Education.
- 3. VLSI Design-Dr.K.V.K.K.Prasad, Kattula Shyamala, Kogent Learning Solutions Inc., 2012.

- 1. VLSI Design Technologies for Analog and Digital Circuits, Randall L.Geiger, Phillip E.Allen, Noel R.Strader, TMH Publications, 2010.
- 2. Introduction to VLSI Systems: A Logic, Circuit and System Perspective-Ming-BO Lin, CRC Press, 2011.

| Course Code | Course Title                                    | L | T | P | C |
|-------------|-------------------------------------------------|---|---|---|---|
| 20411T05    | Programme Elective- I<br>CMOS Digital IC Design | 3 | 0 | 0 | 3 |

# UNIT-I

MOS Devices and Modeling The MOS Transistor, Passive Components-Capacitor & Resistor, Integrated circuit Layout, CMOS Device Modeling - Simple MOS Large-Signal Model, Other Model Parameters, Small-Signal Model for the MOS Transistor, Computer Simulation Models, Sub-threshold MOS Model.

#### UNIT-II

**MOS Design** Pseudo NMOS Logic – Inverter, Inverter threshold voltage, Output high voltage, Output Low voltage, Gain at gate threshold voltage, Transient response, Rise time, Fall time, Pseudo NMOS logic gates, Transistor equivalency, CMOS Inverter logic.

# UNIT-III

**Combinational MOS Logic Circuits**: MOS logic circuits with NMOS loads, Primitive CMOS logic gates – NOR & NAND gate, Complex Logic circuits design – Realizing Boolean expressions using NMOS gates and CMOS gates, AOI and OIA gates, CMOS full adder, CMOS transmission gates, Designing with Transmission gates.

### **UNIT-IV**

**Sequential MOS Logic Circuits** Behaviour of bistable elements, SR Latch, Clocked latch and flip flop circuits, CMOS D latch and edge triggered flip-flop.

### **UNIT-V**

**Dynamic Logic Circuits** Basic principle, Voltage Bootstrapping, Synchronous dynamic pass transistor circuits, Dynamic CMOS transmission gate logic, High performance Dynamic CMOS circuits. Semiconductor Memories

### **TEXT BOOKS:**

- 1. Digital Integrated Circuit Design Ken Martin, Oxford University Press, 2011.
- 2. CMOS Digital Integrated Circuits Analysis and Design Sung-Mo Kang, Yusuf Leblebici, TMH, 3rd Ed., 2011.

\_\_\_\_\_\_

- 1. Introduction to VLSI Systems: A Logic, Circuit and System Perspective Ming-BO Lin, CRC Press, 2011
- 2. Digital Integrated Circuits A Design Perspective, Jan M. Rabaey, Anantha Chandrakasan, Borivoje Nikolic, 2nd Ed., PHI.

| Course Code | Course Title                                   | L | T | P | C |
|-------------|------------------------------------------------|---|---|---|---|
| 20411T06    | Programme Elective- I<br>System on Chip Design | 3 | 0 | 0 | 3 |

### UNIT-I

# Introduction to the System Approach

System Architecture, Components of the system, Hardware & Software, Processor Architectures, Memory and Addressing. System level interconnection, An approach for SOC Design, System Architecture and Complexity.

#### UNIT-II

**Processors** Introduction, Processor Selection for SOC, Basic concepts in Processor Architecture, Basic concepts in Processor Micro Architecture, Basic elements in Instruction handling. Buffers: minimizing Pipeline Delays, Branches, More Robust Processors, Vector Processors and Vector Instructions extensions, VLIW Processors, Superscalar Processors.

# UNIT-III

**Memory Design for SOC** Overview of SOC external memory, Internal Memory, Size, Scratchpads and Cache memory, Cache Organization, Cache data, Write Policies, Strategies for line replacement at miss time, Types of Cache, Split – I, and D – Caches, Multilevel Caches, Virtual to real translation, SOC Memory System, Models of Simple Processor – memory interaction.

### **UNIT-IV**

**Interconnect Customization and Configuration** Inter Connect Architectures, Bus: Basic Architectures, SOC Standard Buses, Analytic Bus Models, Using the Bus model, Effects of Bus transactions and contention time.

### **UNIT-V**

**SOC Customization:** An overview, Customizing Instruction Processor, Reconfiguration Technologies, Mapping design onto Reconfigurable devices, Instance-Specific design, Customizable

Soft Processor, Reconfiguration - overhead analysis and trade-off analysis on reconfigurable Parallelism.

**Application Studies / Case Studies** SOC Design approach, AES algorithms, Design and evaluation, Image compression – JPEG compression.

**TEXT BOOKS:** 

- 1. Computer System Design System-on-Chip Michael J. Flynn and Wayne Luk, Wiely India Pvt. Ltd.
- 2. ARM System on Chip Architecture Steve Furber –2nd Ed., 2000, Addison Wesley Professional.

- 1. Design of System on a Chip: Devices and Components Ricardo Reis, 1st Ed., 2004, Springer
- 2. Co-Verification of Hardware and Software for ARM System on Chip Design (Embedded Technology) Jason Andrews Newnes, BK and CDROM.
- 3. System on Chip Verification Methodologies and Techniques Prakash Rashinkar, Peter Paterson and Leena Singh L, 2001, Kluwer Academic Publishers.

Course Code Course Title L T P C

20411T07 Programme Elective- II

Advanced Operating System 3 0 0 3

### UNIT-I

**Introduction to Operating Systems** Overview of computer system hardware, Instruction execution, I/O function, Interrupts, Memory hierarchy, I/O Communication techniques, Operating system objectives and functions, Evaluation of operating System

# UNIT-II

**Introduction to UNIX and LINUX** Basic Commands & Command Arguments, Standard Input, Output, Input / Output Redirection, Filters and Editors, Shells and Operations

# UNIT -III

**System Calls:** System calls and related file structures, Input / Output, Process creation & termination.

**Inter Process Communication :** Introduction, File and record locking, Client – Server example, Pipes, FIFOs, Streams & Messages, Name Spaces, Systems V IPC, Message queues, Semaphores, Shared Memory, Sockets & TLI.

### UNIT -IV

**Introduction to Distributed Systems:** Goals of distributed system, Hardware and software concepts, Design issues. **Communication in Distributed Systems:** Layered protocols, ATM networks, Client - Server model, Remote procedure call and Group communication.

#### UNIT -V

**Synchronization in Distributed Systems:** Clock synchronization, Mutual exclusion, E-tech algorithms, Bully algorithm, Ring algorithm, Atomic transactions **Deadlocks:** Dead lock in distributed systems, Distributed dead lock prevention and distributed dead lock detection.

**EMBEDDED OS**: Discussions on Basics of Linux supportive RTOS – uCOS-C Executive for development of RTOS Application –introduction to Android Environment -The Stack – Android User Interface – Preferences, the File System, the Options Menu and Intents, with one Case study

# **TEXT BOOKS:**

- 1. The Design of the UNIX Operating Systems Maurice J. Bach, 1986, PHI.
- 2. Distributed Operating System Andrew. S. Tanenbaum, 1994, PHI.
- 3. The Complete Reference LINUX Richard Peterson, 4th Ed., McGraw -Hill.

- 1. Operating Systems: Internal and Design Principles Stallings, 6th Ed., PE.
- 2. Modern Operating Systems Andrew S Tanenbaum, 3rd Ed., PE.
- 3. Operating System Principles Abraham Silberchatz, Peter B. Galvin, Greg Gagne, 7th Ed., John Wiley

Course Code Course Title L T P C

Programme Elective- I
Soft Computing Techniques

20411T08

# UNIT -I

**Introduction:** Approaches to intelligent control, Architecture for intelligent control, Symbolic reasoning system, Rule-based systems, the AI approach, and Knowledge representation - Expert systems.

# UNIT -II

Artificial Neural Networks: Introduction, Humans and Computers, Organization of the Brain, Biological Neuron, Biological and Artificial Neuron Models, Characteristics of ANN, McCulloch-Pitts Model, Historical Developments, Potential Applications of ANN, simple perceptron, Adaline and Madaline, Feed-forward Multilayer Perceptron, Learning and Training the neural network.

### UNIT-III

**Data Processing:** Scaling, Fourier transformation, principal-component analysis and wavelet transformations, Hopfield network, Self-organizing network and Recurrent network, Neural Network based controller.

# UNIT -IV

**Fuzzy Logic System:** Introduction to crisp sets and fuzzy sets, basic fuzzy set operation and approximate reasoning, Introduction to fuzzy logic modeling and control, Fuzzification, inferencing and defuzzification, Fuzzy knowledge and rule bases, Fuzzy modeling and control schemes for nonlinear systems, Selforganizing fuzzy logic control, Fuzzy logic control for nonlinear time delay system.

# UNIT -V

**Genetic Algorithm:** Basic concept of Genetic algorithm and detail algorithmic steps, Adjustment of free parameters, Solution of typical control problems using genetic algorithm, Concept on some other search techniques like Tabu search techniques for solving optimization problems, Applications.

# **TEXT BOOKS:**

- 1. Introduction to Artificial Neural Systems Jacek.M.Zurada, Jaico Publishing House, 1999.
- 2. Neural Networks and Fuzzy Systems Kosko, B., Prentice-Hall of India Pvt. Ltd., 1994.

- 1. Fuzzy Sets, Uncertainty and Information Klir G.J. & Folger T.A., Prentice-Hall of India Pvt. Ltd.,
- 2. Fuzzy Set Theory and Its Applications Zimmerman H.J. Kluwer Academic Publishers, 1994.
- 3. Introduction to Fuzzy Control Driankov, Hellendroon, Narosa Publishers.
- 4. Artificial Neural Networks Dr. B. Yagananarayana, 1999, PHI, New Delhi.
- 5. Elements of Artificial Neural Networks Kishan Mehrotra, Chelkuri K. Mohan, Sanjay Ranka, Penram International.

| Course Code | Course Title                                              | L | T | P | C |
|-------------|-----------------------------------------------------------|---|---|---|---|
| 20411T09    | Programme Elective- II  Network security and Cryptography | 3 | 0 | 0 | 3 |

# UNIT-I

Introduction Attacks, Services and Mechanisms, Security attacks, Security services, A Model for Internetwork security. Classical Techniques: Conventional Encryption model, Steganography, Classical Encryption Techniques.

# UNIT-II

**Modern Techniques:** Simplified DES, Block Cipher Principles, Data Encryption standard, Strength of DES, Differential and Linear Cryptanalysis, Block Cipher Design Principles and Modes of operations.

**Algorithms:** Triple DES, International Data Encryption algorithm, Blowfish, RC5, CAST-128, RC2, Characteristics of Advanced Symmetric block cifers.

### UNIT-III

**Conventional Encryption**: Placement of Encryption function, Traffic confidentiality, Key distribution, Random Number Generation. Public Key **Cryptography:** Principles, RSA Algorithm, Key Management, Diffie-Hellman Key exchange, Elliptic Curve Cryptography.

# **UNIT-IV**

**Number Theory:** Prime and Relatively prime numbers, Modular arithmetic, Fermat's and Euler's theorems, Testing for primality, Euclid's Algorithm, the Chinese remainder theorem, Discrete logarithms.

Message authentication and Hash Functions: Authentication requirements and functions, Message Authentication, Hash functions, Security of Hash functions and MACs.

# **UNIT-V**

**Hash and Mac Algorithms:** MD File, Message digest Algorithm, Secure Hash Algorithm, RIPEMD-160, HMAC. Digital signatures and Authentication Protocols: Digital signatures, Authentication Protocols, Digital signature standards. Authentication Applications: Kerberos, X.509 directory Authentication service. Electronic Mail Security: Pretty Good Privacy, S/MIME, IP Security.

\_\_\_\_\_\_

# **TEXT BOOKS:**

1. Cryptography and Network Security: Principles and Practice – William Stallings, 2000, PE.

# **REFERENCE BOOKS:**

1. Principles of Network and Systems Administration, Mark Burgess, John Wiey.

Course Code Course Title L T P C
20411T12 Research Methology 2 0 0 2

# Unit-I

**Foundations of Research:** Meaning, Objectives, Motivation, Utility. Concept of theory, empiricism, deductive and inductive theory. Characteristics of scientific method – Understanding the language of research – Concept, Construct, Definition, Variable. Research Process. Problem Identification & Formulation – Research Question – Investigation Question – Measurement Issues – Hypothesis – Qualities of a good Hypothesis –Null Hypothesis & Alternative Hypothesis. Hypothesis Testing – Logic & Importance

# **Unit-II**

**Research Design:** Concept and Importance in Research – Features of a good research design – Exploratory Research Design – concept, types and uses, Descriptive Research Designs – concept, types and uses. Experimental Design: Concept of Independent & Dependent variables.

### UNIT-III

**Qualitative and Quantitative Research:** Qualitative research – Quantitative research – Concept of measurement, causality, generalization, replication. Merging the two approaches. Concept of measurement– what is measured? Problems in measurement in research – Validity and Reliability. Levels of measurement – Nominal, Ordinal, Interval, Ratio.

# **UNIT-IV**

**Sampling:** Concepts of Statistical Population, Sample, Sampling Frame, Sampling Error, Sample Size, Non Response. Characteristics of a good sample. Probability Sample – Simple Random Sample, Systematic Sample, Stratified Random Sample & Multi-stage sampling. Determining size of the sample – Practical considerations in sampling and sample size.

### Unit-V

**Data Analysis:** Data Preparation – Univariate analysis (frequency tables, bar charts, pie charts, percentages), Bivariate analysis – Cross tabulations and Chi-square test including testing hypothesis of association. Interpretation of Data and Paper Writing – Layout of a Research Paper, Journals in Computer Science, Impact factor of Journals, When and where to publish? Ethical issues

related to publishing, Plagiarism and Self-Plagiarism, Use of Encyclopedias and Tools.

# Text Books:-

- 1. Business Research Methods Donald Cooper & Pamela Schindler, TMGH, 9th edition
- 2. Business Research Methods Alan Bryman & Emma Bell, Oxford University Press.
- 3. Research Methodology C.R.Kothari

| Course Code | Course Title             | L | T | P | C |
|-------------|--------------------------|---|---|---|---|
| 20411L10    | VLSI System design Lab-I | 0 | 0 | 4 | 2 |

# PART-A: VLSI Lab (Front-end Environment)

- The students are required to design the logic circuit to perform the following experiments using necessary simulator to verify the logical / functional operation and to perform the analysis with appropriate synthesizer (Mentor Graphics Precision RTL) and then verify the implemented logic with different hardware modules/kits (CPLD/FPGA kits).
- The students are required to acquire the knowledge in the Platforms (Mentor graphics) by perform at least SIX experiments on each Platform.

# List of Experiments:

- 1. Realization of Logic gates.
- 2. Parity Encoder.
- 3. Random Counter
- 4. Synchronous RAM.
- 5. ALU.
- 6. UART Model.
- 7. Fire Detection and Control System using Combinational Logic circuits.
- 8. Traffic Light Controller using Sequential Logic circuits
- 9. Pattern Detection using Moore Machine.
- 10. Finite State Machine (FSM) based logic circuit.

# PART-B: VLSI Lab (Back-end Environment)

• The students are required to design and implement the Layout of the following experiments of any FOUR using CMOS 130nm Technology with Mentor Graphics Tool.

# List of Experiments:

- 1. Inverter Characteristics.
- 2. Full Adder.
- 3. RS-Latch, D-Latch and Clock Divider.
- 4. Synchronous Counter and Asynchronous Counter.
- 5. Static and Dynamic RAM.
- 6. ROM
- 7. Digital-to-Analog-Converter.
- 8. Analog-to-Digital Converter.

# Lab Requirements:

# Software:

Mentor Graphics-Questa Simulator, Mentor Graphics-Precision RTL, Mentor Graphics Back End/Tanner Software tool.

# Hardware:

Personal Computer with necessary peripherals, configuration and operating System and relevant VLSI (CPLD/FPGA) hardware Kits.

# Course Code Course Title L T P C 20411L11 Digital system design using Verilog and VHDL 0 0 4 2

**Note:** The students are required to design and draw the internal logical structure of the following Digital Integrated Circuits and to develop VHDL and Verilog HDL Source code, perform simulation using relevant simulator and analyze the obtained simulation results using necessary synthesizer. All the experiments are required to verify and implement the logical operations on the latest FPGA Hardware in the Laboratory.

# List of Experiments : (Minimum of Ten Experiments has to be performed using FPGA Trainer kit)

- 1. Realization of Logic Gates
- 2. Design of Full Adder using 3 modeling systems
- 3. 3 to 8 Decoder
- 4. 8 to 3 Encoder (with and without parity)
- 5. 8 x 1 Multiplexer-and 2x 4 De-multiplexer-
- 6. 4- Bit comparator
- 7. D Flip-Flop
- 8. Decade counter
- 9. Shift registers
- 10. 8-bit serial in-parallel out and parallel in-serial out
- 11. Fast In & Fast Out (FIFO)
- 12. MAC (Multiplier & Accumulator)
- 13. ALU Design.

# Equipment/Software required:

- 1. Xilinx software / Equivalent Industry Standard Software
- 2. FPGA Training Boards
- 3. Personal computer system with necessary software to run the programs and Implement

# **I-Year II Semester**

Course Code Course Title L T P Credits
20412T01 Embedded Real Time Operating Systems 3 0 0 3

# UNIT-I

# Introduction

Introduction to Operating Systems Overview of computer system hardware, Instruction execution, I/O function, Interrupts, Memory hierarchy, I/O Communication techniques, Operating system objectives and functions, Evaluation of operating System

#### UNIT-II

# **RTOS Introduction**

OS Services, Process Management, Timer Functions, Event Functions, Memory Management, Device, File and IO Systems Management, Interrupt Routines in RTOS Environment and Handling of Interrupt Source Calls, Real-Time Operating Systems, Basic Design Using an RTOS, RTOS Task Scheduling Models, Interrupt Latency and Response of the Tasks as Performance Metrics, OS Security Issues.

# UNIT-III

# **RTOS Programming**

Basic Functions and Types of RTOS for Embedded Systems, RTOS mCOS-II, RTOS Vx Works, Programming concepts of above RTOS with relevant Examples, Programming concepts of RTOS Windows CE, RTOS OSEK, RTOS Linux 2.6.x and RTOS RT Linux.

# **UNIT-IV**

# **Program Modeling - Case Studies**

Case study of embedded system design and coding for an Automatic Chocolate Vending Machine (ACVM) Using Mucos RTOS, case study of digital camera hardware and software architecture, case study of coding for sending application layer byte streams on a TCP/IP Network Using RTOS Vx Works, Case Study of Embedded System for an Adaptive Cruise Control (ACC) System in Car, Case Study of Embedded System for a Smart Card, Case Study of Embedded System of Mobile Phone Software for Key Inputs.

# **UNIT-V**

# Target Image Creation & Programming in Linux

Off-The-Shelf Operating Systems, Operating System Software, Target Image Creation for Window XP Embedded, Porting RTOS on a Micro Controller based Development Board. Overview and programming concepts of Unix/Linux Programming, Shell Programming and System Programming.

\_\_\_\_\_\_

# **TEXT BOOKS:**

- 1. Dr. K.V.K.K. Prasad: "Embedded/Real-Time Systems" Dream Tech Publications, Black pad book.
- 2. Rajkamal: "Embedded Systems-Architecture, Programming and Design", Tata McGraw Hill Publications, Second Edition, 2008.

# **REFERENCES:**

1. Rob Williams," Real time Systems Development", Butterworth Heinemann Publications.

Course Code Course Title L T P C 20412T02 Low Power VLSI Design 3 0 0 3

### UNIT-I

**Basics of MOS circuits:** MOS Transistor structure and device modeling MOS Inverters MOS Combinational Circuits - Different Logic Families Sources of Power dissipation: Dynamic Power Dissipation Short Circuit Power Switching

# UNIT-II

**Fundamentals of Low Power VLSI Design** Need for Low Power Circuit Design, Sources of Power Dissipation – Switching Power Dissipation, Short Circuit Power Dissipation, Leakage Power Dissipation, Glitching Power Dissipation, Short Channel Effects –Drain Induced Barrier Lowering and Punch Through, Surface Scattering, Velocity Saturation, Impact Ionization, Hot Electron Effect.

### UNIT-III

# Low-Power Design Approaches Low-Power Design through Voltage

**Scaling –** VTCMOS circuits, MTCMOS circuits, Architectural Level Approach – Pipelining and Parallel Processing Approaches. Switched Capacitance Minimization Approaches System Level Measures, Circuit Level Measures, Mask level Measures.

# **UNIT-IV**

**Low-Voltage Low-Power Adders** Introduction, Standard Adder Cells, CMOS Adder's Architectures – Ripple Carry Adders, Carry Look-Ahead Adders, Carry Select Adders, Carry Save Adders, Low-Voltage Low- Power Design Techniques – Trends of Technology and Power Supply Voltage, Low-Voltage Low-Power Logic Styles.

# **UNIT-V**

**Low-Voltage Low-Power Multipliers** Introduction, Overview of Multiplication, Types of Multiplier Architectures, Braun Multiplier, Baugh-Wooley Multiplier, Booth Multiplier, Introduction to Wallace Tree Multiplier.

**Low-Voltage Low-Power Memories** Basics of ROM, Low-Power ROM Technology, Future Trend and Development of ROMs, Basics of SRAM, Memory Cell, Precharge and Equalization Circuit, Low-Power

SRAM Technologies, Basics of DRAM, Self-Refresh Circuit, Future Trend and Development of DRAM.

### TEXT BOOKS:

- 1. CMOS Digital Integrated Circuits Analysis and Design Sung-Mo Kang, Yusuf Leblebici, TMH, 2011.
- 2. Low-Voltage, Low-Power VLSI Subsystems Kiat-Seng Yeo, Kaushik Roy, TMH Professional Engineering.

- 1. Low Power CMOS Design AnanthaChandrakasan, IEEE Press/Wiley International, 1998.
- 2. Low Power CMOS VLSI Circuit Design Kaushik Roy, Sharat C. Prasad, John Wiley & Sons, 2000.
- 3. Practical Low Power Digital VLSI Design Gary K. Yeap, Kluwer Academic Press, 2002.

Course Code Course Title L T P C

20412T03 CMOS Mixed Signal Circuit Design 3 0 0 3

# UNIT-I

MOS TRANSISTOR PRINCIPLES AND CMOS INVERTER: MOS(FET) Transistor Characteristic under Static and Dynamic Conditions, MOS Transistor Secondary Effects, Process Variations, Technology Scaling, CMOS Inverter - Static Characteristic, Dynamic Characteristic, Power, Energy, and Energy Delay parameters.

# UNIT-II

**Switched Capacitor Circuits** Introduction to Switched Capacitor circuits-basic building blocks, Operation and Analysis, Non-ideal effects in switched capacitor circuits, Switched capacitor integrators first order filters, Switch sharing, biquad filters.

# UNIT-III

**Phased Lock Loop (PLL)** Basic PLL topology, Dynamics of simple PLL, Charge pump PLLs-Lock acquisition, Phase/Frequency detector and charge pump, Basic charge pump PLL, Non-ideal effects in PLLs- PFD/CP non-idealities, Jitter in PLLs, Delay locked loops, applications.

# **UNIT-IV**

**Data Converter Fundamentals** DC and dynamic specifications, Quantization noise, Nyquist rate D/A converters- Decoder based converters, Binary-Scaled converters, Thermometer-code converters, Hybrid converters

#### **UNIT-V**

**Nyquist Rate A/D Converters** Successive approximation converters, Flash converter, Two-step A/D converters, Interpolating A/D converters, Folding A/D converters, Pipelined A/D converters, Time interleaved converters.

**Oversampling Converters** Noise shaping modulators, Decimating filters and interpolating filters, Higher order modulators, Delta sigma modulators with multibit quantizers, Delta sigma D/A

# **TEXT BOOKS:**

1. Design of Analog CMOS Integrated Circuits- Behzad Razavi, TMH Edition, 2002

\_\_\_\_\_

- 2. CMOS Analog Circuit Design Philip E. Allen and Douglas R. Holberg, Oxford University Press, International Second Edition/Indian Edition, 2010.
- 3. Analog Integrated Circuit Design- David A. Johns, Ken Martin, Wiley Student Edition, 2013

- 1. CMOS Integrated Analog-to- Digital and Digital-to-Analog converters- Rudy Van De Plassche, Kluwer Academic Publishers, 2003
- 2. Understanding Delta-Sigma Data converters-Richard Schreier, Wiley Interscience, 2005.
- 3. CMOS Mixed-Signal Circuit Design R. Jacob Baker, Wiley Interscience, 2009.

| Course Code | Course Title                                   | L | T | P | C |
|-------------|------------------------------------------------|---|---|---|---|
| 20412T04    | Programme Elective- III VLSI Signal Processing | 3 | 0 | 0 | 3 |

#### UNIT-I

**Introduction to DSP** Typical DSP algorithms, DSP algorithms benefits, Representation of DSP algorithms Pipelining and Parallel Processing Introduction, Pipelining of FIR Digital filters, Parallel Processing, Pipelining and Parallel Processing for Low Power Retiming Introduction – Definitions and Properties – Solving System of Inequalities – Retiming Techniques

# UNIT-II

**Folding:** Introduction -Folding Transform - Register minimization Techniques - Register minimization in folded architectures - folding of multirate systems **Unfolding:** Introduction - An Algorithm for Unfolding - Properties of Unfolding - critical Path, Unfolding and Retiming - Applications of Unfolding

# UNIT-III

# Systolic Architecture Design

Introduction – Systolic Array Design Methodology – FIR Systolic Arrays – Selection of Scheduling Vector – Matrix Multiplication and 2D Systolic Array Design – Systolic Design for Space Representations contain Delays

# **UNIT-IV**

**Fast Convolution** Introduction – Cook-Toom Algorithm – Winogard algorithm – Iterated Convolution – Cyclic Convolution – Design of Fast Convolution algorithm by Inspection

# **UNIT-V**

**Low Power Design** Scaling Vs Power Consumption –Power Analysis, Power Reduction techniques – Power Estimation Approaches **Programmable DSP:** Evaluation of Programmable Digital Signal Processors, DSP Processors for Mobile and Wireless Communications, Processors for Multimedia Signal Processing.

**Numerical strength reduction and PIPELINING:** Sub expression elimination, multiple constant multiplication, iterative matching, synchronous pipelining and clocking styles, clock skew in edge-triggered single phase clocking, two-

phase clocking, wave pipelining. Asynchronous pipelining bundled data versus dual rail protocol.

# **TEXT BOOKS:**

- 1. VLSI Digital Signal Processing- System Design and Implementation Keshab K. Parhi, 1998, Wiley Inter Science.
- 2. VLSI and Modern Signal Processing Kung S. Y, H. J. While House, T. Kailath, 1985, Prentice Hall.

- 1. Design of Analog Digital VLSI Circuits for Telecommunications and Signal Processing Jose E. France, Yannis Tsividis, 1994, Prentice Hall.
- 2. VLSI Digital Signal Processing Medisetti V. K, 1995, IEEE Press (NY), USA.

| Course<br>Code | Course Title                                  | L | T | P | C |
|----------------|-----------------------------------------------|---|---|---|---|
|                | Programme Elective- III                       |   |   |   |   |
| 20412T05       | <b>CPLD</b> and <b>FPGA</b> Architectures and | 3 | 0 | 0 | 3 |
|                | Applications.                                 |   |   |   |   |

# UNIT-I

**Introduction to Programmable Logic Devices** Introduction, Simple Programmable Logic Devices – Read Only Memories, Programmable Logic Arrays, Programmable Array Logic, Programmable Logic Devices/ Generic Array Logic; Complex Programmable Logic Devices – Architecture of Xilinx Cool Runner XCR3064XL CPLD, CPLD Implementation of a Parallel Adder with Accumulation.

# UNIT-II

**SYSTEM LEVEL DESIGN:** Controller, data path and functional partitions, Parallel adder cell, parallel adder sequential circuits, counters, multiplexers, parallel controllers.

### **UNIT-III**

**Field Programmable Gate Arrays** Organization of FPGAs, FPGA Programming Technologies, Programmable Logic Block Architectures, Programmable Interconnects, Programmable I/O blocks in FPGAs, Dedicated Specialized Components of FPGAs, Applications of FPGAs.

# UNIT -IV

**SRAM Programmable FPGAs** Introduction, Programming Technology, Device Architecture, The Xilinx XC2000, XC3000 and XC4000 Architectures.

# UNIT-V

**Anti-Fuse Programmed FPGAs** Introduction, Programming Technology, Device Architecture, The Actel ACT1, ACT2 and ACT3 Architectures.

**Design Applications** General Design Issues, Counter Examples, A Fast Video Controller, A Position Tracker for a Robot Manipulator, A Fast DMA Controller, Designing Counters with ACT devices, Designing Adders and Accumulators with the ACT Architecture.

#### **TEXT BOOKS:**

- 1. Field Programmable Gate Array Technology Stephen M. Trimberger, Springer International Edition.
- 2. Digital Systems Design Charles H. Roth Jr, Lizy Kurian John, Cengage Learning.

- 1. Field Programmable Gate Arrays John V. Oldfield, Richard C. Dorf, Wiley India.
- 2. Digital Design Using Field Programmable Gate Arrays Pak K. Chan/Samiha Mourad, Pearson Low Price Edition.
- 3. Digital Systems Design with FPGAs and CPLDs Ian Grout, Elsevier, Newnes.
- 4. FPGA based System Design Wayne Wolf, Prentice Hall Modern Semiconductor Design Series.

| <b>Course Code</b> | Course Title                          | L | T | P | C |
|--------------------|---------------------------------------|---|---|---|---|
|                    | Programme Elective- III               |   |   |   |   |
| 20412T06           | <b>Advanced Computer Architecture</b> | 3 | 0 | 0 | 3 |

**UNIT -I: Fundamentals of Computer Design:** Fundamentals of Computer design, Changing faces of computing and task of computer designer, Technology trends, Cost price and their trends, Measuring and reporting performance, Quantitative principles of computer design, Amdahl's law. Instruction set principles and examples- Introduction, Classifying instruction set- Memory addressing- type and size of operands, Operations in the instruction set.

**UNIT -II: Pipelines:** Introduction, Basic RISC instruction set, Simple implementation of RISC instruction set, Classic five stage pipe lined RISC processor, Basic performance issues in pipelining, Pipeline hazards, Reducing pipeline branch penalties.

**Memory Hierarchy Design**: Introduction, Review of ABC of cache, Cache performance, Reducing cache miss penalty, Virtual memory.

**UNIT** -III: Instruction Level Parallelism the Hardware **Approach**: Instruction-Level parallelism, Dynamic scheduling, Dynamic scheduling using Tomasulo's approach, Branch prediction, high performance instruction delivery- hardware based speculation.

**UNIT-IV: ILP Software** Approach Basic compiler level techniques, Static branch prediction, VLIW approach, Exploiting ILP, Parallelism at compile time, Cross cutting issues -Hardware verses Software.

**UNIT -V: Multi Processors and Thread Level Parallelism:** Multi Processors and Thread level Parallelism- Introduction, Characteristics of application domain, Systematic shared memory architecture, Distributed shared – memory architecture, Synchronization.

#### **TEXT BOOKS**

1. John L. Hennessy, David A. Patterson – Computer Architecture: A Quantitative Approach, 3rd Edition, An Imprint of Elsevier.

#### REFERENCES

- 1. John P. Shen and Miikko H. Lipasti Modern Processor Design : Fundamentals of Super Scalar Processors
- 2. Computer Architecture and Parallel Processing Kai Hwang, Faye A.Brigs., MC Graw Hill.
- **3.** Advanced Computer Architecture A Design Space Approach Dezso Sima, Terence Fountain, Peter Kacsuk, Pearson Ed

| Course Code | Course Title           | L | T | P | C |
|-------------|------------------------|---|---|---|---|
| 20412T07    | Programme Elective- IV | 3 | 0 | 0 | 3 |
|             | Design for IOT         | 3 | U | U | 3 |

**UNIT I – OVERVIEW IoT**:-An Architectural Overview– Building an architecture, Main design principles and needed capabilities, An IoT architecture outline, standards considerations. M2M and IoT Technology Fundamentals- Devices and gateways, Local and wide area networking, Data management, Business processes in IoT, Everything as a Service(XaaS), M2M and IoT Analytics, Knowledge Management

**UNIT II - REFERENCE ARCHITECTURE**: IoT Architecture-State of the Art - Introduction, State of the art, Reference Model and architecture, IoT reference Model - IoT Reference Architecture Introduction, Functional View, Information View, Deployment and Operational View, Other Relevant architectural views. Real-World Design Constraints- Introduction, Technical Design constraints-hardware is popular again, Data representation and visualization, Interaction and remote control.

UNIT III – IOT DATA LINK LAYER & NETWORK LAYER PROTOCOLS:PHY/MAC Layer(3GPP MTC, IEEE 802.11, IEEE 802.15), Wireless HART, Z-Wave, Bluetooth Low Energy, Zigbee Smart Energy, DASH7 - Network Layer-IPv4, IPv6, 6LoWPAN, 6TiSCH,ND, DHCP, ICMP, RPL, CORPL, CARP

**UNIT IV - TRANSPORT & SESSION LAYER PROTOCOLS**: Transport Layer (TCP, MPTCP, UDP, DCCP, SCTP)-(TLS, DTLS) - Session Layer-HTTP, CoAP, XMPP, AMQP, MQTT

**UNIT V - SERVICE LAYER PROTOCOLS & SECURITY:** Service Layer - oneM2M, ETSI M2M, OMA, BBF - Security in IoT Protocols - MAC 802.15.4, 6LoWPAN, RPL, Application Layer

# **TEXT BOOKS:**

1. Jan Holler, VlasiosTsiatsis, Catherine Mulligan, Stefan Avesand, StamatisKarnouskos, David Boyle, "From Machine-to-Machine to the Internet of Things: Introduction to a New Age of Intelligence", 1 st Edition, Academic Press, 2014.

2. Peter Waher, "Learning Internet of Things", PACKT publishing, BIRMINGHAM – MUMBAI

- 1. Bernd Scholz-Reiter, Florian Michahelles, "Architecting the Internet of Things", ISBN 978-3-642-19156-5 e-ISBN 978-3-642-19157-2, Springer
- 2. Daniel Minoli, "Building the Internet of Things with IPv6 and MIPv6: The Evolving World of M2M Communications", ISBN: 978-1-118- 47347-4, Willy Publications
- 3. Vijay Madisetti and ArshdeepBahga, "Internet of Things (A HandsonApproach)", 1 st Edition, VPT, 2014.
- 4. http://www.cse.wustl.edu/~jain/cse570-15/ftp/iot\_prot/index.html

Course Code Course Title L T P C

Programme Elective- IV
DSP Processors and Architecture 3 0 0 3

# UNIT-I

**Introduction to Digital Signal Processing** Introduction, a Digital signal processing system, the sampling process, discrete time sequences. Discrete Fourier Transform (DFT) and Fast Fourier Transform (FFT), Linear time-invariant systems, Digital filters, Decimation and interpolation.

### UNIT-II

**Computational Accuracy in DSP Implementations** Number formats for signals and coefficients in DSP systems, Dynamic Range and Precision, Sources of error in DSP implementations, A/D Conversion errors, DSP Computational errors, D/A Conversion Errors, Compensating filter.

### UNIT-III

**Architectures for Programmable DSP Devices** Basic Architectural features, DSP Computational Building Blocks, Bus Architecture and Memory, Data Addressing Capabilities, Address Generation UNIT, Programmability and Program Execution, Speed Issues, Features for External interfacing.

# **UNIT-IV**

**Programmable Digital Signal Processors** Commercial Digital signal processing Devices, Data Addressing modes of TMS320C54XX DSPs, Data Addressing modes of TMS320C54XX Processors, Memory space of TMS320C54XX Processors, Program Control, TMS320C54XX Instructions and Programming, On-Chip Peripherals, Interrupts of TMS320C54XX Processors, Pipeline Operation of TMS320C54XX Processors.

# **UNIT-V**

**Analog Devices Family of DSP Devices** Analog Devices Family of DSP Devices – ALU and MAC block diagram, Shifter Instruction, Base Architecture of ADSP 2100, ADSP-2181 high performance Processor. Introduction to Black fin Processor - The Black fin Processor, Introduction to Micro Signal Architecture, Overview of Hardware Processing Units and Register files

### TEXT BOOKS:

\_\_\_\_\_

- 1. Digital Signal Processing Avtar Singh and S. Srinivasan, Thomson Publications, 2004.
- 2. A Practical Approach To Digital Signal Processing K Padmanabhan, R. Vijayarajeswaran, Ananthi. S, New Age International, 2006/2009
- 3. Embedded Signal Processing with the Micro Signal Architecture: Woon-Seng Gan, Sen M. Kuo, Wiley-IEEE Press, 2007

- 1. Digital Signal Processors, Architecture, Programming and Applications- B. Venkataramani and M. Bhaskar, 2002, TMH.
- 2. DSP Processor Fundamentals, Architectures & Features Lapsley et al. 2000, S. Chand & Co.

Course Code

Code

Programme Elective- IV

20412T09 Semiconductor Memory Design and 3 0 0 3
Testing.

#### UNIT-I

**Random Access Memory Technologies** SRAM – SRAM Cell structures, MOS SRAM Architecture, MOS SRAM cell and peripheral circuit operation, Bipolar SRAM technologies, SOI technology, Advanced SRAM architectures and technologies,

# UNIT-II

**Application Specific:** SRAMs, DRAM – DRAM technology development, CMOS DRAM, DRAM cell theory and advanced cell structures, BICMOS DRAM, soft error failure in DRAM, Advanced DRAM design and architecture, Application specific DRAM.

# UNIT-III

**Non-volatile Memories** Masked ROMs, High density ROM, PROM, Bipolar ROM, CMOS PROMS, EPROM, Floating gate EPROM cell, One time programmable EPROM, EEPROM, EEPROM technology and architecture, Non-volatile SRAM, Flash Memories (EPROM or EEPROM), advanced Flash memory architecture

#### **UNIT-IV**

Memory Fault Modeling Testing and Memory Design for Testability and Fault Tolerance RAM fault modeling, Electrical testing, Pseudo Random testing, Megabit DRAM Testing, non-volatile memory modeling and testing, IDDQ fault modeling and testing, Application specific memory testing, RAM fault modeling, BIST techniques for memory

# **UNIT-V**

**Semiconductor Memory Reliability and Radiation Effects** General reliability issues RAM failure modes and mechanism, Non-volatile memory reliability, reliability modeling and failure rate prediction, Design for Reliability, Reliability Test Structures, Reliability Screening and qualification, Radiation effects, Single Event Phenomenon (SEP), Radiation Hardening techniques

# Advanced Memory Technologies and High-density Memory Packing Technologies

Ferroelectric RAMs (FRAMs), GaAs FRAMs, Analog memories, magneto resistive RAMs (MRAMs), Experimental memory devices, Memory Hybrids and MCMs

(2D), Memory Stacks and MCMs (3D), Memory MCM testing and reliability issues, Memory cards, High Density Memory Packaging Future Directions.

# **TEXT BOOKS:**

- 1. Semiconductor Memories Technology Ashok K. Sharma, 2002, Wiley.
- 2. Advanced Semiconductor Memories Architecture, Design and Applications Ashok K. Sharma- 2002, Wiley.
- 3. Modern Semiconductor Devices for Integrated Circuits Chenming C Hu, 1st Ed., Prentice Hall.

| Course Code | Course Title        | L | T | P | C |
|-------------|---------------------|---|---|---|---|
| 20412L10    | Embedded Design lab | 0 | 0 | 4 | 2 |

The Students are required to write the programs using C-Language according to the Experiment requirements using RTOS Library Functions and macros ARM-926 developer kits and ARM-Cortex.

- The following experiments are required to develop the algorithms, flow diagrams, source code and perform the compilation, execution and implement the same using necessary hardware kits for verification. The programs developed for the implementation should be at the level of an embedded system design.
- The students are required to perform at least SIX experiments from Part-I and TWO experiments from Part-II.

# **List of Experiments:**

# Part-I:

# **Experiments using ARM-926 with PERFECT RTOS**

- 1. Register a new command in CLI.
- 2. Create a new Task.
- 3. Interrupt handling.
- 4. Allocate resource using semaphores.
- 5. Share resource using MUTEX.
- 6. Avoid deadlock using BANKER'S algorithm.
- 7. Synchronize two identical threads using MONITOR.
- 8. Reader's Writer's Problem for concurrent Tasks.

### Part-II

# Experiments on ARM-CORTEX processor using any open source

**RTOS.**(Coo-Cox-Software-Platform)

- 1. Implement the interfacing of display with the ARM- CORTEX processor.
- 2. Interface ADC and DAC ports with the Input and Output sensitive devices.
- 3. Simulate the temperature DATA Logger with the SERIAL communication with PC.
- 4. Implement the developer board as a modem for data communication using serial port communication between two PC's.

# Lab Requirements:

#### Software:

(i) Eclipse IDE for C and C++ (YAGARTO Eclipse IDE), Perfect RTOS Library, COO- COX Software Platform, YAGARTO TOOLS, and TFTP SERVER.

(ii) LINUX Environment for the compilation using Eclipse IDE & Java with

# Hardware:

latest version.

- (i) The development kits of ARM-926 Developer Kits and ARM-Cortex Boards.
- (ii) Serial Cables, Network Cables and recommended power supply for the board.

| Course Code | Course Title              | L | T | P | C |
|-------------|---------------------------|---|---|---|---|
| 20412L11    | VLSI System design Lab-II | 0 | 0 | 4 | 2 |

### SYSTEMS DESIGN LAB

# **Systems Design experiments**

- The students are required to design the logic to perform the following experiments using necessary Industry standard simulator to verify the logical /functional operation, perform the analysis with appropriate synthesizer and to verify the implemented logic with different hardware modules/kits (CPLD/FPGA kits).
- Consider the suitable switching function and data to implement the required logic if required.

# List of Experiments:

- 1. Determination of EPCs using CAMP-I Algorithm.
- 2. Determination of SPCs using CAMP-I Algorithm.
- 3. Determination of SCs using CAMP-II Algorithm.
- 4. PLA minimization algorithm (IISc algorithm)
- 5. PLA folding algorithm(COMPACT algorithm)
- 6. ROM design.
- 7. Control unit and data processor logic design
- 8. Digital system design using FPGA.
- 9. Kohavi algorithm.
- 10. Hamming experiments.
- 11. Multipliers
- 12 DSP processing systems (FFT)

# Lab Requirements:

**Software:** Industry standard software with perpetual licence consisting of required simulator, synthesizer, analyzer etc. in an appropriate integrated environment.

**Hardware:** Personal Computer with necessary peripherals, configuration and operating System

and relevant VLSI (CPLD/FPGA) hardware Kits.

Course Code Course Title L T P C
20412T12 Intellectual Property Rights And Patents 2 0 0 2

# UNIT I

# Introduction to Intellectual Property Rights (IPR)

Concept of Property - Introduction to IPR - International Instruments and IPR - WIPO - TRIPS - WTO -Laws Relating to IPR - IPR Tool Kit - Protection and Regulation - Copyrights and Neighboring Rights - Industrial Property - Patents - Agencies for IPR Registration - Traditional Knowledge -Emerging Areas of IPR - Layout Designs and Integrated Circuits - Use and Misuse of Intellectual Property Rights.

# **UNIT II**

# Copyrights and Neighboring Rights

Introduction to Copyrights – Principles of Copyright Protection – Law Relating to Copyrights - Subject Matters of Copyright – Copyright Ownership – Transfer and Duration – Right to Prepare Derivative Works –Rights of Distribution – Rights of Performers – Copyright Registration – Limitations – Infringement of Copyright – Relief and Remedy – Case Law - Semiconductor Chip Protection Act.

# **UNIT III**

# **Patents**

Introduction to Patents - Laws Relating to Patents in India - Patent Requirements - Product Patent and Process Patent - Patent Search - Patent Registration and Granting of Patent - Exclusive Rights - Limitations - Ownership and Transfer — Revocation of Patent - Patent Appellate Board - Infringement of Patent - Double Patenting —Patent Cooperation Treaty - New developments in Patents - Software Protection and Computer related Innovations.

# **UNIT IV**

### **Trademarks**

Introduction to Trademarks – Laws Relating to Trademarks – Functions of Trademark – Distinction between Trademark and Property Mark – Marks Covered under Trademark Law - Trade Mark Registration – Trade Mark Maintenance – Transfer of rights - Deceptive Similarities - Likelihood of Confusion - Dilution of Ownership – Trademarks Claims and Infringement – Remedies – Passing Off Action.

**UNIT V** 

# **Trade Secrets**

Introduction to Trade Secrets – General Principles - Laws Relating to Trade Secrets - Maintaining Trade Secret –Physical Security – Employee Access Limitation – Employee Confidentiality Agreements – Breach of Contract –Law of Unfair Competition – Trade Secret Litigation – Applying State Law. Cyber Law and Cyber Crime

# References:

- 1. Intellectual Property Rights (Patents & Cyber Law), Dr. A. Srinivas. Oxford University Press, New Delhi.
- 2. Deborah E.Bouchoux: Intellectual Property, Cengage Learning, New Delhi.
- 3. PrabhuddhaGanguli: Intellectual Property Rights, Tata Mc-Graw –Hill, New Delhi