











**OPA551, OPA552** 

SBOS100B-JULY 1999-REVISED JANUARY 2016

# **OPA55x High-Voltage, High-Current Operational Amplifiers**

#### **Features**

Wide Supply Range: ±4 V to ±30 V

High Output Current: 200 mA Continuous

Low Noise: 14 nV/√Hz

Fully Protected:

Thermal Shutdown

Output Current-Limited

Thermal Shutdown Indicator

Wide Output Swing: 2 V from Rail

Fast Slew Rate:

 OPA551: 15 V/us – OPA552: 24 V/μs

Wide Bandwidth:

– OPA551: 3 MHz OPA552: 12 MHz

Packages: PDIP-8, SOIC-8, or DDPAK/TO-263-7

#### **Applications**

- Telephony
- Test Equipment
- **Audio Amplifiers**
- Transducer Excitation
- Servo Drivers

#### 3 Description

The OPA551x devices are low-cost operational amplifiers with high-voltage (60-V) and high-current (200-mA) capability.

The OPA551 is unity-gain stable and features high slew rate (15 V/µs) and wide bandwidth (3 MHz). The OPA552 is optimized for gains of 5 or greater, and offers higher speed with a slew rate of 24 V/µs and a bandwidth of 12 MHz. Both devices are suitable for telephony, audio, servo, and test applications.

These laser-trimmed, monolithic integrated circuits provide excellent low-level accuracy along with high output swing. High performance is maintained as the amplifier swings to its specified limits.

The OPA55x devices are internally protected against overtemperature conditions and current overloads. The thermal shutdown indicator flag provides a current output to alert the user when thermal shutdown has occurred.

The OPA55x devices are available in PDIP-8 and SOIC-8 packages, as well as a DDPAK-7/TO-263 surface-mount plastic power package. They are specified for operation over the extended industrial temperature range, -40°C to +125°C.

#### Device Information<sup>(1)</sup>

|  | PART NUMBER | PART NUMBER PACKAGE |                   |  |  |  |  |  |
|--|-------------|---------------------|-------------------|--|--|--|--|--|
|  |             | PDIP (8)            | 9.81 mm × 6.35 mm |  |  |  |  |  |
|  | OPA55x      | SOIC (8)            | 4.9 mm × 3.91 mm  |  |  |  |  |  |
|  |             | DDPAK/TO-263 (7)    | 10.1 mm × 8.99 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Functional Diagram





#### **Table of Contents**

| 1 | Features 1                                               |    | 8.1 Application Information          | 1  |
|---|----------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                           |    | 8.2 Typical Application              | 1  |
| 3 | Description 1                                            | 9  | Power Supply Recommendations         | 17 |
| 4 | Revision History2                                        |    | 9.1 Power Supplies                   | 17 |
| 5 | Pin Configuration and Functions                          | 10 | Layout                               | 18 |
| 6 | Specifications4                                          |    | 10.1 Layout Guidelines               | 18 |
| · | 6.1 Absolute Maximum Ratings                             |    | 10.2 Layout Example                  | 18 |
|   | 6.2 ESD Ratings                                          |    | 10.3 Power Dissipation               | 18 |
|   | 6.3 Recommended Operating Conditions                     |    | 10.4 Safe Operating Area             | 19 |
|   | 6.4 Thermal Information                                  |    | 10.5 Heat Sinking                    | 20 |
|   | 6.5 Electrical Characteristics: $V_S = \pm 30 \text{ V}$ | 11 | Device and Documentation Support     |    |
|   | 6.6 Typical Characteristics                              |    | 11.1 Device Support                  |    |
| 7 | •                                                        |    | 11.2 Documentation Support           | 2  |
| ' | Detailed Description                                     |    | 11.3 Community Resources             | 2  |
|   |                                                          |    | 11.4 Trademarks                      |    |
|   | 7.2 Functional Block Diagram                             |    | 11.5 Electrostatic Discharge Caution | 2  |
|   | 7.3 Feature Description                                  |    | 11.6 Glossary                        |    |
|   | 7.4 Device Functional Modes                              | 12 | Mechanical, Packaging, and Orderable |    |
| 8 | Application and Implementation 13                        | 12 | Information                          | 2  |
|   |                                                          |    |                                      |    |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (October 2003) to Revision B

**Page** 

Added ESD Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.
 Changed package references throughout document: SO-8 to SOIC-8 and DDPAK-7 to DDPAK-7/TO-263
 Deleted lead temperature specifications from Absolute Maximum Ratings table
 Deleted charged-device model (CDM) specification from ESD Ratings table



# 5 Pin Configuration and Functions

OPA551, OPA552 P Package 8-Pin PDIP Top View



#### OPA551, OPA552 D Package 8-Pin SOIC Top View



OPA551, OPA552 KTW Package 7-Pin DDPAK/TO-263 Surface-Mount Top View



NOTE: Tab is connected to V- supply.

#### **Pin Functions**

| PIN  |         |      |                  |     |                                               |
|------|---------|------|------------------|-----|-----------------------------------------------|
| NAME | SOIC    | PDIP | DDPAK/<br>TO-263 | I/O | DESCRIPTION                                   |
| Flag | 8       | 8    | 7                | 0   | Thermal shutdown indicator                    |
| +IN  | 3       | 3    | 1                | I   | Noninverting input                            |
| -IN  | 2       | 2    | 2                | I   | Inverting input                               |
| NC   | _       | 1, 5 | 3                | _   | No internal connection (can be left floating) |
| Out  | 6       | 6    | 6                | 0   | Output                                        |
| Tab  | _       | _    | Tab              | _   | Connect to V– supply                          |
| V+   | 7       | 7    | 5                | _   | Positive (highest) power supply               |
| V-   | 1, 4, 5 | 4    | 4                | _   | Negative (lowest) power supply                |

Copyright © 1999–2016, Texas Instruments Incorporated



## 6 Specifications

#### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                       | MIN              | MAX                 | UNIT |
|---------------------------------------|------------------|---------------------|------|
| Supply, $V_S = (V+)$ to $(V-)$        |                  | 60                  | V    |
| Input voltage range, V <sub>IN</sub>  | (V-) - 0.5       | (V+) + 0.5          | V    |
| Output                                | See SOA Curve (S | afe Operating Area) |      |
| Operating temperature, T <sub>A</sub> | <b>-</b> 55      | 125                 | °C   |
| Junction temperature, T <sub>J</sub>  |                  | 150                 | °C   |
| Storage temperature, T <sub>stg</sub> | -65              | 150                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|             |                         |                                                                   | VALUE | UNIT |
|-------------|-------------------------|-------------------------------------------------------------------|-------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|    |                       | MIN    | MAX      | UNIT |
|----|-----------------------|--------|----------|------|
| Vs | Supply voltage        | 8 (±4) | 60 (±30) | V    |
|    | Specified temperature | -40    | 125      | °C   |

#### 6.4 Thermal Information

|                      |                                              | OPA551, OPA552 |             |                       |      |  |  |
|----------------------|----------------------------------------------|----------------|-------------|-----------------------|------|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D<br>(SOIC)    | P<br>(PDIP) | KTW<br>(DDPAK/TO-263) | UNIT |  |  |
|                      |                                              | 8 PINS         | 8 PINS      | 7 PINS                |      |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 96.7           | 44.1        | 22.7                  | °C/W |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 38.7           | 31.8        | 34.7                  | °C/W |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 38.2           | 21.4        | 7.7                   | °C/W |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 3.7            | 9.1         | 3.3                   | °C/W |  |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 37.5           | 21.2        | 7.7                   | °C/W |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _              | _           | 0.6                   | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: OPA551 OPA552



# 6.5 Electrical Characteristics: $V_S = \pm 30 \text{ V}$

At  $T_J = 25^{\circ}C^{(1)}$ ,  $R_L = 3~k\Omega$  connected to ground, and  $V_{OUT} = 0~V$ , unless otherwise noted.

|                      | PARAMETE                             | ₹         | TEST CONDITIONS                                                                                                                                         | MIN        | TYP                   | MAX        | UNIT               |
|----------------------|--------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|------------|--------------------|
| OFFSET \             | /OLTAGE                              |           |                                                                                                                                                         |            |                       |            |                    |
| \ /                  | l                                    |           | V <sub>CM</sub> = 0 V, I <sub>O</sub> = 0 mA                                                                                                            |            | ±1                    | ±3         | \/                 |
| V <sub>OS</sub>      | Input offset voltage                 |           | $T_J = -40$ °C to 125°C                                                                                                                                 | ±:         |                       |            | mV                 |
| dV <sub>OS</sub> /dT | Input offset voltage vs te           | mperature | $T_J = -40$ °C to 125°C                                                                                                                                 |            | ±7                    |            | μV/°C              |
| PSRR                 | Input offset voltage vs power supply |           | $V_S = \pm 4 \text{ V to } \pm 30 \text{ V}, V_{CM} = 0 \text{ V}$                                                                                      |            | 10                    | 30         | μV/V               |
| INPUT BIA            | AS CURRENT                           |           | ·                                                                                                                                                       |            |                       |            |                    |
| I <sub>B</sub>       | Input bias current                   |           |                                                                                                                                                         |            | ±20                   | ±100       | pA                 |
| Ios                  | Input offset current                 |           |                                                                                                                                                         |            | ±3                    | ±100       | pA                 |
| NOISE                |                                      |           | ·                                                                                                                                                       |            |                       |            |                    |
| e <sub>n</sub>       | Input voltage noise dens             | ity       | f = 1 kHz                                                                                                                                               |            | 14                    |            | nV/√ <del>Hz</del> |
| in                   | Current noise density                |           | f = 1 kHz                                                                                                                                               |            | 3.5                   |            | fA/√Hz             |
| INPUT VO             | LTAGE RANGE                          |           |                                                                                                                                                         |            |                       |            |                    |
| V <sub>CM</sub>      | Common-mode voltage i                | ange      |                                                                                                                                                         | (V-) + 2.5 |                       | (V+) - 2.5 | V                  |
| CMRR                 | Common-mode rejection                | ratio     | -27.5 V < V <sub>CM</sub> < +27.5 V                                                                                                                     | 92         | 102                   |            | dB                 |
| INPUT IMI            | PEDANCE                              |           | ·                                                                                                                                                       |            |                       |            |                    |
|                      | Differential                         |           |                                                                                                                                                         |            | 10 <sup>13</sup>    2 |            | Ω    pF            |
|                      | Common-mode                          |           |                                                                                                                                                         |            | 10 <sup>13</sup>    6 |            | Ω    pF            |
| OPEN-LO              | OP GAIN                              |           |                                                                                                                                                         |            |                       | ļ          |                    |
|                      |                                      |           | $R_L = 3 \text{ k}\Omega, -28 \text{ V} < \text{V}_O < +28 \text{ V}$                                                                                   | 110        | 126                   |            |                    |
|                      | Open-loop voltage gain               |           | $R_L = 3 \text{ k}\Omega, -28 \text{ V} < V_O < +28 \text{ V},$                                                                                         | 400        |                       |            | 15                 |
| A <sub>OL</sub>      |                                      |           | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                                                           | 100        |                       |            | dB                 |
|                      |                                      |           | $R_L = 300 \ \Omega, -27 \ V < V_O < +27 \ V$                                                                                                           |            | 120                   |            | <u> </u>           |
| OPA551 F             | REQUENCY RESPONSE                    |           |                                                                                                                                                         |            |                       |            |                    |
| GBW                  | Gain-bandwidth product               |           |                                                                                                                                                         |            | 3                     |            | MHz                |
| SR                   | Slew rate                            |           | G = 1                                                                                                                                                   |            | ±15                   |            | V/µs               |
|                      | Settling time                        | 0.1%      | G = 1, C <sub>L</sub> = 100 pF, 10-V Step                                                                                                               |            | 1.3                   |            | μs                 |
|                      | Settling time                        | 0.01%     | G = 1, C <sub>L</sub> = 100 pF, 10-V Step                                                                                                               |            | 2                     |            | μδ                 |
| THD+N                | Total harmania diatartian            | . noine   | $ \begin{array}{l} f=1 \text{ kHz}, \text{ V}_{O}=15 \text{ V}_{RMS}, \text{ R}_{L}=3 \text{ k}\Omega, \\ G=3 \end{array} $                             |            | 0.0005%               |            |                    |
| ו חט+וא              | Total harmonic distortion            | + noise   | $\begin{split} f &= 1 \text{ kHz}, \text{ V}_{\text{O}} = 15 \text{ V}_{\text{RMS}}, \text{ R}_{\text{L}} = 300 \text{ k}\Omega, \\ G &= 3 \end{split}$ |            | 0.0005%               |            |                    |
|                      | Overload recovery time               |           | V <sub>IN</sub> × Gain = V <sub>S</sub>                                                                                                                 |            | 1                     |            | μs                 |
| OPA552 F             | REQUENCY RESPONSE                    |           |                                                                                                                                                         |            |                       | '          |                    |
| GBW                  | Gain-bandwidth product               |           |                                                                                                                                                         |            | 12                    |            | MHz                |
| SR                   | Slew rate                            |           | G = 5                                                                                                                                                   |            | ±24                   |            | V/µs               |
|                      | 0-441                                | 0.1%      | G = 5, C <sub>L</sub> = 100 pF, 10-V Step                                                                                                               |            | 2.2                   |            |                    |
|                      | Settling time                        | 0.01%     | G = 5, C <sub>L</sub> = 100 pF, 10-V Step                                                                                                               |            | 3                     |            | μs                 |
| TUD:N                | Total harmanin distant               | . noine   | $ f = 1 \text{ kHz}, \ V_O = 15 \ V_{RMS}, \ R_L = 3 \ k\Omega, $ $G = 5$                                                                               |            | 0.0005%               |            |                    |
| THD+N                | Total harmonic distortion + noise    |           | $f$ = 1 kHz, $V_O$ = 15 $V_{RMS}$ , $R_L$ = 300 $k\Omega$ , $G$ = 5                                                                                     |            | 0.0005%               |            |                    |
|                      | Overload recovery time               |           | V <sub>IN</sub> × Gain = V <sub>S</sub>                                                                                                                 | 1          |                       |            | μs                 |

<sup>(1)</sup> All tests are high-speed tested at 25°C ambient temperature. Effective junction temperature is 25°C unless otherwise noted.



# Electrical Characteristics: $V_S = \pm 30 \text{ V}$ (continued)

At  $T_J = 25^{\circ}C^{(1)}$ ,  $R_L = 3~k\Omega$  connected to ground, and  $V_{OUT} = 0~V$ , unless otherwise noted.

|                   | PARAMETER                                                                                       | TEST CONDITIONS                                                                          | MIN        | TYP           | MAX        | UNIT |
|-------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------|---------------|------------|------|
| OUTPUT            | T                                                                                               | ,                                                                                        | •          |               |            |      |
|                   |                                                                                                 | I <sub>O</sub> = 200 mA                                                                  | (V-) + 3   |               | (V+) - 3   |      |
| V                 | Vallage syderik                                                                                 | $I_{O} = 200 \text{ mA}$<br>$T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$        | (V-) + 3.5 |               | (V+) - 3.5 |      |
| V <sub>OUT</sub>  | Voltage output                                                                                  | I <sub>O</sub> = 10 mA                                                                   | (V-) + 2   |               | (V+) - 2   | V    |
|                   |                                                                                                 | $I_{O} = 10 \text{ mA}$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | (V-) + 2.5 |               | (V+) - 2.7 |      |
| Io                | Maximum continuous current output: DC  Package dependent — see Power  Dissipation section  ±200 |                                                                                          |            | mA            |            |      |
| I <sub>SC</sub>   | Short-circuit current                                                                           |                                                                                          |            | ±380          |            | mA   |
| C <sub>LOAD</sub> | Capacitive load drive                                                                           | Stable operation                                                                         | See        | See Figure 19 |            |      |
| SHUTDO            | OWN FLAG                                                                                        | ,                                                                                        |            |               |            |      |
|                   |                                                                                                 | Normal operation, sourcing                                                               |            | 0.05          | 1          |      |
|                   | Thermal shutdown status output                                                                  | Thermal shutdown, sourcing                                                               | 80         | 120           | 160        | μA   |
|                   |                                                                                                 | Voltage compliance range                                                                 | V-         |               | (V+) -1.5  | V    |
|                   | lunction town creture                                                                           | Shutdown                                                                                 |            | 160           |            | •••  |
|                   | Junction temperature                                                                            | Reset from shutdown                                                                      |            |               |            | °C   |
| POWER             | SUPPLY                                                                                          |                                                                                          |            |               |            |      |
| Vs                | Specified voltage                                                                               |                                                                                          |            | ±30           |            | V    |
|                   | Operating voltage range                                                                         |                                                                                          | ±4         |               | ±30        | V    |
|                   | Quiescent current                                                                               | I <sub>O</sub> = 0 mA                                                                    |            | ±7            | ±8.5       | mA   |
| IQ                | Quiescent current                                                                               | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                              | ±          |               | ±10        | IIIA |
| TEMPER            | RATURE RANGE                                                                                    |                                                                                          |            |               |            |      |
| т                 | Specified range                                                                                 |                                                                                          | -40        |               | 125        | °C   |
| $T_J$             | Operating range                                                                                 |                                                                                          | -55        |               | 125        | -0   |

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated



#### 6.6 Typical Characteristics

At  $T_J = 25$ °C,  $V_S = \pm 30$  V and  $R_L = 3$  k $\Omega$ , unless otherwise noted.



# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

At  $T_J$  = 25°C,  $V_S$  = ±30 V and  $R_L$  = 3 k $\Omega$ , unless otherwise noted.





Figure 7. Maximum Output Voltage Swing vs Frequency

Figure 8. Output Voltage Swing vs Output Current





Figure 9. Open-Loop Gain, Power-Supply Rejection Ratio, and Common-Mode Rejection Ratio vs Temperature

Figure 10. Input Bias Current and Input Offset Current vs Temperature





Figure 11. Quiescent Current and Short-Circuit Current vs Temperature

Figure 12. Gain Bandwidth Product vs Temperature



#### **Typical Characteristics (continued)**

At  $T_J = 25^{\circ}C$ ,  $V_S = \pm 30$  V and  $R_L = 3$  k $\Omega$ , unless otherwise noted.



Figure 13. Slew Rate vs Temperature



Figure 14. Input Bias Current and Input Offset Current vs Common-Mode Voltage



Figure 15. Quiescent Current and Short-Circuit Current vs Supply Voltage



Figure 16. Offset Voltage Production Distribution







Figure 18. Settling Time vs Closed-Loop Gain

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

At  $T_J$  = 25°C,  $V_S$  = ±30 V and  $R_L$  = 3 k $\Omega$ , unless otherwise noted.



Figure 19. Small-Signal Overshoot vs Load Capacitance



Figure 20. Large-Signal Step Response OPA551



Figure 21. Large-Signal Step Response OPA552



Figure 22. Small-Signal Step Response OPA551



Figure 23. Small-Signal Step Response OPA552



Figure 24. Small-Signal Step Response OPA551



#### 7 Detailed Description

#### 7.1 Overview

The OPA55x devices are low-cost, laser-trimmed, operational amplifiers that feature outstanding low-level accuracy coupled with high output swing. High device performance is maintained as these amplifiers swing to the specified device limits in a wide range of applications. The OPA551 is unity-gain stable while the OPA552 is optimized for gains of 5 or greater.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Thermal Shutdown

Internal thermal shutdown circuitry shuts down the output when the die temperature reaches approximately 160°C and resets when the die has cooled to 140°C. The flag pin can be monitored to determine if shutdown has occurred. During normal operation, the current source from the flag pin is less than 50 nA. During shutdown, the flag pin sources 120 µA (typical).

#### 7.3.2 Current Limit

The OPA55x devices are designed with internal current-limiting circuitry that limits the output current to approximately 380 mA. The current limit varies with increasing junction temperature as shown in (Figure 11). This feature, in combination with the thermal protection circuitry, provides protection from many types of overload conditions, including short-circuit to ground.

#### 7.3.3 Input Protection

The OPA55x features internal clamp diodes to protect the inputs when voltages beyond the supply rails are encountered. However, input current must be limited to 5 mA. In some cases, an external series resistor may be required. Many input signals are inherently current-limited; therefore, a limiting resistor may not be required. Consider that a large series resistor, in conjunction with the input capacitance, can affect stability.

Copyright © 1999–2016, Texas Instruments Incorporated



#### Feature Description (continued)

#### 7.3.4 Thermal Protection

The OPA55x has thermal shutdown circuitry that protects the amplifier from damage caused by overload conditions. The thermal protection circuitry disables the output when the junction temperature reaches approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is automatically re-enabled.

The thermal shutdown function is not intended to replace proper heat sinking. Activation of the thermal shutdown circuitry is an indication of excessive power dissipation or an inadequate heat sink. Continuously running the amplifier into thermal shutdown can degrade reliability.

The thermal shutdown indicator (flag) pin can be monitored to determine if shutdown is occurring. During normal operation, the current output from the flag pin is typically 50 nA. During shutdown, the current output from the flag pin increases to 120  $\mu$ A (typical). This current output allows for easy interfacing to external logic. Refer to Figure 25 and Figure 26 for two examples that implement this function.



HCT logic has relatively well-controlled logic level. A properly chosen resistor value can ensure proper logic high level throughout the full range of flag output current.

Figure 25. Interfacing With HCT Logic



Interface to virtually any CMOS logic gate by choosing resistor value that provides a guaranteed logic high voltage with the minimum (80  $\mu$ A) flag current. A diode clamp to the logic supply voltage assures that the CMOS is not damaged by overdrive.

Figure 26. Interfacing With CMOS Logic

#### 7.4 Device Functional Modes

The OPA551 and OPA552 have a single functional mode. The device is operational when the power supply is above 8 V and the junction temperature is below 160°C.

Product Folder Links: *OPA551 OPA552* 



#### Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

Figure 27 shows the OPA551 connected as a basic noninverting amplifier. The OPA551 can be used in virtually any operational amplifier configuration. The OPA552 is designed for use in configurations with gains of 5 or greater. Power-supply terminals must be bypassed with 0.1-µF capacitors, or greater, near the power-supply pins. Be sure that the capacitors are appropriately rated for the power-supply voltage used. The OPA55x can supply output currents up to 200 mA with excellent performance.

#### 8.2 Typical Application



Figure 27. Basic Circuit Connections

#### 8.2.1 Design Requirements

- Operate from power supplies between ±15 V to ±30 V
- Drive passive and reactive loads up to 1 A
- Drive large capacitive loads
- Operate up to 125°C



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Capacitive Loads

The dynamic characteristics of the OPA55x have been optimized for commonly-encountered gains, loads, and operating conditions. The combination of low closed-loop gain and capacitive load decreases the phase margin and may lead to gain peaking or oscillations. Figure 28 shows a circuit that preserves phase margin with a 10-nF capacitive load. Figure 33 shows the small-signal step response for the circuit in Figure 28. Consult SBOA015 for more information.



Figure 28. Driving Large Capacitive Loads

#### 8.2.2.2 Increasing Output Current

In those applications where the 200 mA of output current is not sufficient to drive the desired load, output current can increase by connecting two or more OPA551s or OPA552s in parallel, as shown in Figure 29. Amplifier A1 is the *master* amplifier and may be configured in virtually an operational amplifier circuit. Amplifier A2, the *slave*, is configured as a unity-gain buffer. Alternatively, external output transistors can be used to boost output current. The circuit in Figure 30 is capable of supplying output currents up to 1 A. Alternatively, consider the OPA547, OPA548, and OPA549 series power operational amplifiers for high output current drive, along with programmable current limit and output disable capability.



NOTE: (1)  $\rm R_S$  resistors minimize the circulating current that can flow between the two devices due to  $\rm V_{OS}$  errors.

Figure 29. Parallel Amplifiers Increase Output Current Capability





NOTE: (1)  $R_3$  provides current limit and allows the amplifier to drive the load when the output is between 0.7V and -0.7V.

Figure 30. External Output Transistors Boost Output Current Up to 1 A

#### 8.2.2.3 Using the OPA552 in Low Gains

The OPA552 family is intended for applications with signal gains of 5 or greater, but it is possible to take advantage of the high slew rate in lower gains using an external compensation technique in an inverting configuration. This technique maintains low-noise characteristics of the OPA552 architecture at low frequencies. Depending on the application, a small increase in high-frequency noise may result. This technique shapes the loop gain for good stability while giving an easily-controlled, second-order, lowpass frequency response.

Considering only the noise gain (noninverting signal gain) for the circuit of Figure 31, the low-frequency noise gain (NG<sub>1</sub>) is set by the resistor ratios, while the high-frequency noise gain (NG<sub>2</sub>) is set by the capacitor ratios. The capacitor values set both the transition frequencies and the high-frequency noise gain. If this noise gain, determined by NG<sub>2</sub> = 1 + C<sub>S</sub> / C<sub>F</sub>, is set to a value greater than the recommended minimum stable gain for the operational amplifier and the noise gain pole, set by 1 / R<sub>F</sub>C<sub>F</sub>, is placed correctly, a very well-controlled, second-order, lowpass frequency response is the result.

To choose the values for both  $C_S$  and  $C_F$ , two parameters and only three equations must be solved. First, the target for the high-frequency noise gain (NG<sub>2</sub>) must be greater than the minimum stable gain for the OPA552. In the circuit shown in Figure 31, a target NG<sub>2</sub> of 10 is used. Second, the signal gain of –1 shown in Figure 31 sets the low frequency noise gain to NG<sub>1</sub> = 1 + R<sub>F</sub> / R<sub>G</sub> (= 2 in this example). Using these two gains, knowing the gain bandwidth product (GBP) for the OPA552 (12 MHz), and targeting a maximally flat, second-order, lowpass Butterworth frequency response (Q = 0.707), the key frequency in the compensation can be found.

For the values shown in Figure 31, the  $f_{-3dB}$  is approximately 956 kHz. This frequency is less than that predicted by simply dividing the GBP by NG<sub>1</sub>. The compensation network controls the bandwidth to a lower value while providing the full slew rate at the output and an exceptional distortion performance as a result of increased loop gain at frequencies below NG<sub>1</sub> × Z<sub>0</sub>. The capacitor values shown in Figure 31 are calculated for NG<sub>1</sub> = 2 and NG<sub>2</sub> = 10 with no adjustment for parasitics.

Optimize the actual circuit values by checking the small-signal step response with actual load conditions. Figure 32 shows the small-signal step response of this OPA552, G = -1 circuit with a 500-pF load. It is well-behaved with no tendency to oscillate. If  $C_S$  and  $C_F$  are removed, the circuit becomes unstable.







 $NG_1 = 1 + R_F/R_G = 2$  $NG_2 = 1 + C_S/C_F = 10$ 

Figure 31. Compensation of the OPA552 for G = 1

Figure 32. Small-Signal Step Response for Figure 31

#### 8.2.2.4 Offset Voltage Error Calculation

The offset voltage ( $V_{OS}$ ) of the OPA51 and OPA552 is specified with a  $\pm 30$ -V power supply and the common-mode voltage centered between the supplies ( $V_S$  / 2 = 0 V). Additional specifications for power-supply rejection and common-mode rejection are provided to allow the user to easily calculate worst-case excepted offset under the conditions of a given application.

Power-supply rejection ratio (PSRR) is specified in  $\mu$ V/V. For the OPA55x, worst-case PSRR is 30  $\mu$ V/V, which means for each volt of change in total power-supply voltage, the offset may shift by up to 30  $\mu$ V/V. Common-mode rejection ratio (CMRR) is specified in dB, which can be converted to  $\mu$ V/V using Equation 1:

CMRR in 
$$(V/V) = 10^{[(CMRR in dB)/-20]}$$
 (1)

For the OPA55x, the worst-case CMRR at  $\pm 30$ -mV supply over the full common-mode range is 96 dB, or approximately 15.8  $\mu$ V/V. This result means that for every volt of change in common-mode, the offset may shift up to 15.8  $\mu$ V. These numbers can be used to calculate excursions from the specified offset voltage under different applications conditions. For example, a common application might configure the amplifier with a -48-V single supply with -6-V common-mode. This configuration represents a 12-V variation in power supply:  $\pm 30$  V or 60 V in the offset specification versus 48 V in the application. In addition, this configuration has an 18-V variation in common-mode voltage:  $V_S$  / 2 = -24 V is the specification for these power supplies, but the common-mode voltage is -6 V in the application.

Calculation of the worst-case expected offset for this example is calculated by Equation 2 and Equation 3.

Worst-case  $V_{OS}$  = maximum specified  $V_{OS}$  + (power-supply variation × PSRR) + (common-mode variation × CMRR) (2)

$$V_{OSwc} = 5 \text{ mV} + (12 \text{ V} \times 30 \text{ }\mu\text{V/V}) + (18 \text{ V} \times 15.8 \text{ }\mu\text{V/V}) = \pm 5.64 \text{ mV}$$
(3)



#### 8.2.3 Application Curve

Figure 33 shows the small-signal step response for the circuit in Figure 28. Consult AB-028 for more information.



Figure 33. Small-Signal Step Response for Driving Large Capacitive Loads

#### 9 Power Supply Recommendations

#### 9.1 Power Supplies

The OPA55x may be operated from power supplies of ±4 V to ±30 V, or a total of 60 V with excellent performance. Most behavior remains unchanged throughout the full operating voltage range. Parameters that vary significantly with operating voltage are shown in the *Typical Characteristics*.

For applications that do not require symmetrical output voltage swing, power-supply voltages do not need to be equal. The OPA55x can operate with as little as 8 V between the supplies or with up to 60 V between the supplies. For example, the positive supply could be set to 50 V with the negative supply at -10 V, or vice-versa.

The SOIC-8 package outline shows three negative supply (V–) pins. These pins are internally connected for improved thermal performance.

#### **NOTE**

Pin 4 must be used as the primary current carrier for the negative supply. It is recommended that pins 1 and 5 are not directly connected to V—. Instead, connect pins 1 and 5 to a thermal mass. DO NOT lay out the printed-circuit-board (PCB) to use pins 1 and 5 as feedthroughs to the negative supply. Such a configuration results in a performance reduction.

The tab of the DDPAK/TO-263 package is electrically connected to the negative supply (V–). However, this connection must not be used to carry current. For best thermal performance, solder the tab directly to the PCB copper area (see the *Heat Sinking* section).



#### 10 Layout

#### 10.1 Layout Guidelines

The circuit board must have as much ground plane area as possible. Power supply and output traces must be sized to handle the required current. Keep input and output terminals separated as much as possible.

#### 10.2 Layout Example



Figure 34. Layout Example (OPA551)

#### 10.3 Power Dissipation

Internal power dissipation of these operational amplifiers can be quite large. Many of the specifications for the OPA55x are for a specified junction temperature. If the device is not subjected to internal self-heating, the junction temperature is the same as the ambient. However, in practical applications, the device self-heats and the junction temperature becomes significantly higher than ambient. After junction temperature has been established, performance parameters that vary with junction temperature can be determined from the performance curves. The following calculation can be performed to establish junction temperature as a function of ambient temperature and the conditions of the application.

Consider the OPA551 in a circuit configuration where the load is 600  $\Omega$  and the output voltage is 15 V. The supplies are at ±30 V and the ambient temperature (T<sub>A</sub>) is 40°C. The  $\theta_{JA}$  for the 8-pin PDIP package is 100°C/W.

First, the internal heating of the operational amplifier is in Equation 4:

$$P_{D(internal)} = I_Q \times V_S = 7.2 \text{ mA} \times 60 \text{ V} = 432 \text{ mW}$$
(4)

The output current (I<sub>O</sub>) can be calculated in Equation 5:

$$I_{O} = V_{O \mid T}/R_{I} = 15 \text{ V}/600 \Omega = 25 \text{ mA}$$
 (5)

The power being dissipated (P<sub>D</sub>) in the output transistor of the amplifier can be calculated in Equation 6 and Equation 7:

$$P_{D(\text{output stage})} = I_{O} \times (V_{S} - V_{O}) = 25 \text{ mA} \times (30 - 15) = 375 \text{ mW}$$
 (6)

$$P_{D(total)} = P_{D(internal)} + P_{D(output stage)} = 432 \text{ mW} + 375 \text{ mW} = 807 \text{ mW}$$
(7)

The resulting junction temperature can be calculated in Equation 8 and Equation 9:

$$T_{J} = T_{A} + P_{D} \theta_{JA} \tag{8}$$

 $T_J = 40^{\circ}C + 807 \text{ mW} \times 100^{\circ}C/W = 120.7^{\circ}C$ 

where

- T<sub>J</sub> = junction temperature (°C)
- T<sub>A</sub> = ambient temperature (°C)
- $\theta_{JA}$  = junction-to-air thermal resistance (°C/W) (9)

For the DDPAK/TO-263 package, the  $\theta_{JA}$  is 65°C/W with no heat sinking, resulting in a junction temperature of 92.5°C.



#### **Power Dissipation (continued)**

To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is activated. Use worst-case load and signal conditions. For good reliability, the thermal protection must trigger more than 35°C above the maximum expected ambient condition of a given application. This limit ensures a maximum junction temperature of 125°C at the maximum expected ambient condition.

If the OPA551 or OPA552 is to be used in an application requiring more than 0.5-W continuous power dissipation, TI recommends that the DDPAK/TO-263 package option be used. The DDPAK/TO-263 has superior thermal dissipation characteristics and is more easily adapted to a heatsink.

Operation from a single power supply (or unbalanced power supplies) can produce even larger power dissipation because a larger voltage can be impressed across the conducting output transistor. Consult SBOA022 for further information on how to calculate or measure power dissipation.

Power dissipation can be minimized by using the lowest possible supply voltage. For example, with a 200-mA load, the output swings to within 3.5 V of the power-supply rails. Set the power supplies to no more than 3.5 V above the maximum output voltage swing required by the application to minimize the power dissipation.

#### 10.4 Safe Operating Area

The Safe Operating Area (SOA) curves Figure 35, Figure 36, and Figure 37 show the permissible range of voltage and current. These curves shown represent devices soldered to a circuit board with no heatsink. The safe output current decreases as the voltage across the output transistor  $(V_S - V_O)$  increases. For further insight on SOA, consult AB-039.

Output short circuits are a very demanding case for SOA. A short-circuit to ground forces the full power-supply voltage (V+ or V-) across the conducting transistor and produces a typical output current of 380 mA. With ±30-V power supplies, this configuration creates an internal dissipation of 11.4 W. This dissipation far exceeds the maximum rating and is not recommended. If operation in this region is unavoidable, use the DDPAK/TO-263 package with a heatsink.



Figure 35. PDIP-8 Safe Operating Area



Figure 36. SOIC-8 Safe Operating Area



Figure 37. DDPAK-7/TO-263 Safe Operating Area



#### 10.5 Heat Sinking

Power dissipated in the OPA551 or OPA552 causes the junction temperature to rise. For reliable operation, limit the junction temperature to 125°C. Many applications require a heatsink to assure that the maximum operating junction temperature is not exceeded. The heatsink required depends on the power dissipated and on ambient conditions.

For heatsinking purposes, the tab of the DDPAK/TO-263 is typically soldered directly to the PCB copper area. Increasing the copper area improves heat dissipation. Figure 38 shows typical thermal resistance from junction-to-ambient as a function of copper area.

Depending on conditions, additional heatsinking may be required. Aavid Thermal Products Inc. manufactures surface-mountable heatsinks designed specifically for use with DDPAK/TO-263 packages. Further information is available on the Aavid web site, www.aavid.com.

To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is activated. Use worst-case load and signal conditions. For good reliability, the thermal protection must trigger more than 25°C above the maximum expected ambient condition of your application. This level produces a junction temperature of 125°C at the maximum expected ambient condition.



Figure 38. Thermal Resistance vs Circuit Board Copper Area



Figure 39. OPA551, OPA552 Surface-Mount Package Circuit Board Copper Area

20



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.2 Documentation Support

#### 11.2.1 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**TECHNICAL SUPPORT & TOOLS & SAMPLE & BUY** PRODUCT FOLDER **PARTS DOCUMENTS SOFTWARE** COMMUNITY **OPA551** Click here Click here Click here Click here Click here OPA552 Click here Click here Click here Click here Click here

Table 1. Related Links

#### 11.2.2 Related Documentation

For related documentation, please see the following:

- Heat Sinking TO-3 Thermal Mode (SBOA021)
- Application bulletin AB-028: Feedback Plots Define Op Amp AC Performance (SBOA015)
- Application bulletin AB-039: Power Amplifier Stress and Power Handling Limitations (SBOA022)

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



- (1) For improved thermal performance, increase footprint area.
- (2) Mean dimensions in inches. Refer to the mechanical drawings or www.ti.com for tolerances and detailed package drawings.

Figure 40. TO-220 and DDPAK Solder Footprints

www.ti.com

23-May-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins            | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|---------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| OPA551FA/500          | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes             | Call TI   Sn                  | Level-2-260C-1 YEAR        | -40 to 125   | OPA551FA         |
| OPA551FA/500.A        | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes             | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | OPA551FA         |
| OPA551FA/500G3        | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes             | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | OPA551FA         |
| OPA551FAKTWT          | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 250   SMALL T&R       | Yes             | Call TI   Sn                  | Level-2-260C-1 YEAR        | -40 to 125   | OPA551FA         |
| OPA551FAKTWT.A        | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 250   SMALL T&R       | Yes             | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | OPA551FA         |
| OPA551PA              | Active     | Production    | PDIP (P)   8              | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | OPA551PA         |
| OPA551PA.A            | Active     | Production    | PDIP (P)   8              | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 125   | OPA551PA         |
| OPA551UA              | Active     | Production    | SOIC (D)   8              | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | OPA<br>551UA     |
| OPA551UA.A            | Active     | Production    | SOIC (D)   8              | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | OPA<br>551UA     |
| OPA551UA/2K5          | Active     | Production    | SOIC (D)   8              | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | OPA<br>551UA     |
| OPA551UA/2K5.A        | Active     | Production    | SOIC (D)   8              | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | OPA<br>551UA     |
| OPA552FA/500          | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes             | Call TI   Sn                  | Level-2-260C-1 YEAR        | -40 to 125   | OPA552FA         |
| OPA552FA/500.A        | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 500   LARGE T&R       | Yes             | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | OPA552FA         |
| OPA552FAKTWT          | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 250   SMALL T&R       | Yes             | Call TI   Sn                  | Level-2-260C-1 YEAR        | -            | OPA552FA         |
| OPA552FAKTWT.A        | Active     | Production    | DDPAK/TO-263<br>(KTW)   7 | 250   SMALL T&R       | Yes             | SN                            | Level-2-260C-1 YEAR        | -40 to 125   | OPA552FA         |
| OPA552UA              | Active     | Production    | SOIC (D)   8              | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -            | OPA<br>552UA     |
| OPA552UA.A            | Active     | Production    | SOIC (D)   8              | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | OPA<br>552UA     |

22 May 2025



www ti com

| www.a.com | 25-141ay-2025 |
|-----------|---------------|
|           |               |
|           |               |

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |                 | (4)                           | (5)                        |              |                  |
| OPA552UA/2K5          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -            | OPA<br>552UA     |
| OPA552UA/2K5.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | OPA<br>552UA     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA551UA/2K5 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA552UA/2K5 | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Jul-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA551UA/2K5 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA552UA/2K5 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jul-2025

#### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA551PA   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OPA551PA.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OPA551UA   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA551UA.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA552UA   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA552UA.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### KTW (R-PSFM-G7)

#### PLASTIC FLANGE-MOUNT



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Lead width and height dimensions apply to the plated lead.

- D. Leads are not allowed above the Datum B.
- E. Stand-off height is measured from lead tip with reference to Datum B.

Lead width dimension does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum dimension by more than 0.003".

G. Cross-hatch indicates exposed metal surface.

Falls within JEDEC MO–169 with the exception of the dimensions indicated.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated