## <u>Dashboard</u> / <u>Courses</u> / <u>Autumn 2022-23</u> / <u>BTech- CSE & Btech - IT Semester 3</u> / <u>EC-201 2022</u> / <u>EC-201-Test-II-05-11-2022 11am</u>

| Started on   | Saturday, 5 November 2022, 11:00 AM     |
|--------------|-----------------------------------------|
| State        | Finished                                |
| Completed on | Saturday, 5 November 2022, 11:08 AM     |
| Time taken   | 7 mins 58 secs                          |
| Marks        | 4.00/5.00                               |
| Grade        | <b>8.00</b> out of 10.00 ( <b>80</b> %) |

Question **1**Complete

Mark 1.00 out of 1.00

The bit sequence 10011100 is serially entered (right-most bit first) into an 8-bit parallel out shift register that is initially clear. What are the Q outputs after four clock pulses?

- a. 11110000
- b. 11000000
- o. 10011100
- od. 00001100

Question  ${\bf 2}$ 

Complete

Mark 0.00 out of 1.00

The circuit shown in figure below, 4-bit SIPO register which is initially loaded with 1011. If clock pulse applied continuously after how



many clock pulses again the data becomes 0111?

- a. After 6 CLK
- o b. After 9 CLK
- oc. After 11 CLK
- od. After 5 CLK

| Question <b>3</b> Complete                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mark 1.00 out of 1.00                                                                                                                                                                       |
|                                                                                                                                                                                             |
| With a 200 kHz clock frequency, eight bits can be serially entered into a shift register in                                                                                                 |
| $\odot$ a. 4 $\mu s$                                                                                                                                                                        |
| O b. 44 μs                                                                                                                                                                                  |
| <ul><li>c. 40 μs</li></ul>                                                                                                                                                                  |
| O d. 8 μs                                                                                                                                                                                   |
|                                                                                                                                                                                             |
| Question <b>4</b> Complete                                                                                                                                                                  |
| Mark 1.00 out of 1.00                                                                                                                                                                       |
| What type of register would shift a complete binary number in one bit at a time and shift all the stored bits out one bit at a time?                                                        |
| a. SISO                                                                                                                                                                                     |
| ○ b. SIPO                                                                                                                                                                                   |
| ○ c. DIPO                                                                                                                                                                                   |
| o d. <b>PIPO</b>                                                                                                                                                                            |
| Question <b>5</b>                                                                                                                                                                           |
| Complete                                                                                                                                                                                    |
| Mark 1.00 out of 1.00                                                                                                                                                                       |
| The group of bits 11001 is serially shifted (right-most bit first) into a 5-bit parallel output shift register with an initial state 01110. After three clock pulses, the register contains |
| a. 00101                                                                                                                                                                                    |
| O b. 01110                                                                                                                                                                                  |
| ○ c. 00001                                                                                                                                                                                  |
| O d. 00110                                                                                                                                                                                  |
| ▼ EC-201-Test-I-08-10-2022_11am                                                                                                                                                             |
| lump to                                                                                                                                                                                     |