# 1. Description

## 1.1. Project

| Project Name    | USART              |
|-----------------|--------------------|
| Board Name      | custom             |
| Generated with: | STM32CubeMX 4.26.0 |
| Date            | 06/13/2018         |

## 1.2. MCU

| MCU Series     | STM32F3       |
|----------------|---------------|
| MCU Line       | STM32F373     |
| MCU name       | STM32F373VCTx |
| MCU Package    | LQFP100       |
| MCU Pin number | 100           |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP100 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 6                     | VBAT                                  | Power    |                          |       |
| 12                    | PF0-OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| 13                    | PF1-OSC_OUT                           | I/O      | RCC_OSC_OUT              |       |
| 14                    | NRST                                  | Reset    |                          |       |
| 20                    | VSSA/VREF-                            | Power    |                          |       |
| 21                    | VDDA                                  | Power    |                          |       |
| 22                    | VREF+                                 | Power    |                          |       |
| 25                    | PA2                                   | I/O      | USART2_TX                |       |
| 26                    | PA3                                   | I/O      | USART2_RX                |       |
| 28                    | VDD                                   | Power    |                          |       |
| 29                    | PA4                                   | I/O      | TIM3_CH2                 |       |
| 30                    | PA5                                   | I/O      | ADC1_IN5                 |       |
| 31                    | PA6                                   | I/O      | TIM3_CH1                 |       |
| 35                    | PB0                                   | I/O      | TIM3_CH3                 |       |
| 48                    | VREFSD-                               | Power    |                          |       |
| 49                    | VSSSD                                 | Power    |                          |       |
| 50                    | VDDSD12                               | Power    |                          |       |
| 51                    | VDDSD3                                | Power    |                          |       |
| 52                    | VREFSD+                               | Power    |                          |       |
| 59                    | PD12 *                                | I/O      | GPIO_Output              |       |
| 60                    | PD13 *                                | I/O      | GPIO_Output              |       |
| 61                    | PD14 *                                | I/O      | GPIO_Output              |       |
| 62                    | PD15 *                                | I/O      | GPIO_Output              |       |
| 72                    | PA13                                  | I/O      | SYS_JTMS-SWDIO           |       |
| 74                    | VSS                                   | Power    |                          |       |
| 75                    | VDD                                   | Power    |                          |       |
| 76                    | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 94                    | воото                                 | Boot     |                          |       |
| 99                    | VSS                                   | Power    |                          |       |
| 100                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



Page 4

## 5. IPs and Middleware Configuration

### 5.1. ADC1

mode: IN5

### 5.1.1. Parameter Settings:

ADC\_Settings:

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Enable

Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

Rank 1

Channel 5

Sampling Time 239.5 Cycles \*

ADC Injected ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

### 5.2. RCC

### High Speed Clock (HSE): Crystal/Ceramic Resonator

### 5.2.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3

Prefetch Buffer Enabled

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

## 5.3. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

## 5.4. TIM3

**Channel3: Input Capture direct mode Combined Channels: Encoder Mode** 

5.4.1. Parameter Settings:

| Counter Settings:                                     |                                            |
|-------------------------------------------------------|--------------------------------------------|
| Prescaler (PSC - 16 bits value)                       | 0                                          |
| Counter Mode                                          | Up                                         |
| Counter Period (AutoReload Register - 16 bits value ) | 8999 *                                     |
| Internal Clock Division (CKD)                         | No Division                                |
| auto-reload preload                                   | Disable                                    |
| Trigger Output (TRGO) Parameters:                     |                                            |
| Master/Slave Mode (MSM bit)                           | Disable (Trigger input effect not delayed) |
| Trigger Event Selection                               | Reset (UG bit from TIMx_EGR)               |
| Input Capture Channel 3:                              |                                            |
| Polarity Selection                                    | Rising Edge                                |
| IC Selection                                          | Direct                                     |
| Prescaler Division Ratio                              | No division                                |
| Input Filter (4 bits value)                           | 0                                          |
| Encoder:                                              |                                            |
| Encoder Mode                                          | Encoder Mode TI1                           |
| Parameters for Channel 1                              |                                            |
| Polarity                                              | Rising Edge                                |
| IC Selection                                          | Direct                                     |
| Prescaler Division Ratio                              | No division                                |
| Input Filter                                          | 0                                          |
| Parameters for Channel 2                              |                                            |
| Polarity                                              | Rising Edge                                |
| IC Selection                                          | Direct                                     |
| Prescaler Division Ratio                              | No division                                |

0

## 5.5. USART2

Input Filter

### **Mode: Asynchronous**

### 5.5.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 11520 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

**Advanced Features:** 

Auto Baudrate Disable TX Pin Active Level Inversion Disable Disable RX Pin Active Level Inversion Data Inversion Disable TX and RX Pins Swapping Disable Enable Overrun DMA on RX Error Enable MSB First Disable

#### 5.6. FREERTOS

mode: Enabled

### 5.6.1. Config parameters:

Versions:

FreeRTOS version 9.0.0
CMSIS-RTOS version 1.02

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

 TICK\_RATE\_HZ
 1000

 MAX\_PRIORITIES
 7

 MINIMAL\_STACK\_SIZE
 128

 MAX\_TASK\_NAME\_LEN
 16

 USE\_16\_BIT\_TICKS
 Disabled

 IDLE\_SHOULD\_VIELD
 Enabled

IDLE\_SHOULD\_YIELD Enabled USE\_MUTEXES Enabled

USE\_RECURSIVE\_MUTEXES Disabled Disabled USE\_COUNTING\_SEMAPHORES QUEUE\_REGISTRY\_SIZE 8 USE\_APPLICATION\_TASK\_TAG Disabled Enabled ENABLE\_BACKWARD\_COMPATIBILITY USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled USE\_TICKLESS\_IDLE Disabled Enabled USE\_TASK\_NOTIFICATIONS

#### Memory management settings:

Memory AllocationDynamicTOTAL\_HEAP\_SIZE3072Memory Management schemeheap\_4

#### **Hook function related definitions:**

USE\_IDLE\_HOOK Disabled
USE\_TICK\_HOOK Disabled
USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Disabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

#### Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

#### Software timer definitions:

USE\_TIMERS Disabled

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 5.6.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled
uxTaskPriorityGet Enabled
vTaskDelete Enabled
vTaskCleanUpResources Disabled
vTaskSuspend Enabled
vTaskDelayUntil Disabled
vTaskDelay Enabled

| xTaskGetSchedulerState      | Enabled  |
|-----------------------------|----------|
| xTaskResumeFromISR          | Enabled  |
| xQueueGetMutexHolder        | Disabled |
| xSemaphoreGetMutexHolder    | Disabled |
| pcTaskGetTaskName           | Disabled |
| uxTaskGetStackHighWaterMark | Disabled |
| xTaskGetCurrentTaskHandle   | Disabled |
| eTaskGetState               | Disabled |
| xEventGroupSetBitFromISR    | Disabled |
| xTimerPendFunctionCall      | Disabled |
| xTaskAbortDelay             | Disabled |
| xTaskGetHandle              | Disabled |
|                             |          |

<sup>\*</sup> User modified value

# 6. System Configuration

## 6.1. GPIO configuration

| IP     | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down | Max<br>Speed | User Label |
|--------|-----------------|--------------------|------------------------------|---------------------------|--------------|------------|
| ADC1   | PA5             | ADC1_IN5           | Analog mode                  | No pull up pull down      | n/a          |            |
| RCC    | PF0-OSC_IN      | RCC_OSC_IN         | n/a                          | n/a                       | n/a          |            |
|        | PF1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                          | n/a                       | n/a          |            |
| SYS    | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                       | n/a          |            |
|        | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                       | n/a          |            |
| TIM3   | PA4             | TIM3_CH2           | Alternate Function Push Pull | No pull up pull down      | Low          |            |
|        | PA6             | TIM3_CH1           | Alternate Function Push Pull | No pull up pull down      | Low          |            |
|        | PB0             | TIM3_CH3           | Alternate Function Push Pull | No pull up pull down      | Low          |            |
| USART2 | PA2             | USART2_TX          | Alternate Function Push Pull | No pull up pull down      | High *       |            |
|        | PA3             | USART2_RX          | Alternate Function Push Pull | No pull up pull down      | High *       |            |
| GPIO   | PD12            | GPIO_Output        | Output Push Pull             | No pull up pull down      | Low          |            |
|        | PD13            | GPIO_Output        | Output Push Pull             | No pull up pull down      | Low          |            |
|        | PD14            | GPIO_Output        | Output Push Pull             | No pull up pull down      | Low          |            |
|        | PD15            | GPIO_Output        | Output Push Pull             | No pull up pull down      | Low          |            |

## 6.2. DMA configuration

| DMA request | Stream        | Direction            | Priority |
|-------------|---------------|----------------------|----------|
| USART2_TX   | DMA1_Channel7 | Memory To Peripheral | Low      |

## USART2\_TX: DMA1\_Channel7 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## 6.3. NVIC configuration

| Interrupt Table                                                         | Enable | Preenmption Priority | SubPriority |
|-------------------------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                                  | true   | 0                    | 0           |
| Hard fault interrupt                                                    | true   | 0                    | 0           |
| Memory management fault                                                 | true   | 0                    | 0           |
| Prefetch fault, memory access fault                                     | true   | 0                    | 0           |
| Undefined instruction or illegal state                                  | true   | 0                    | 0           |
| System service call via SWI instruction                                 | true   | 0                    | 0           |
| Debug monitor                                                           | true   | 0                    | 0           |
| Pendable request for system service                                     | true   | 15                   | 0           |
| System tick timer                                                       | true   | 15                   | 0           |
| DMA1 channel7 global interrupt                                          | true   | 5                    | 0           |
| ADC1 interrupt                                                          | true   | 0                    | 0           |
| TIM3 global interrupt                                                   | true   | 0                    | 0           |
| USART2 global interrupt / USART2 wake-up interrupt through EXTI line 26 | true   | 5                    | 0           |
| PVD interrupt through EXTI line16                                       | unused |                      |             |
| Flash global interrupt                                                  | unused |                      |             |
| RCC global interrupt                                                    | unused |                      |             |
| Floating point unit interrupt                                           | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

## 7.1. Microcontroller Selection

| Series    | STM32F3       |
|-----------|---------------|
| Line      | STM32F373     |
| MCU       | STM32F373VCTx |
| Datasheet | 022691_Rev7   |

### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.6 |

# 8. Software Project

## 8.1. Project Settings

| Name                              | Value                               |
|-----------------------------------|-------------------------------------|
| Project Name                      | USART                               |
| Project Folder                    | C:\Users\admin\Documents\Cube\USART |
| Toolchain / IDE MDK-ARM V5        |                                     |
| Firmware Package Name and Version | STM32Cube FW_F3 V1.9.1              |

## 8.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                    |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
|                                                               |                                       |

| <b>9.</b> | Software | Pack | Report |
|-----------|----------|------|--------|
|-----------|----------|------|--------|