cs1200342@iitd.ac.in

## 1. Stage 6

Mentor precision for synthesis and quartus for netlist and used EDA Playground to code. gtkWave for the waves output

# a) Implementing shift and rotate

## i. gtk Waves





Figure 1: gtkWave along with armsim output to verify working

```
0 \Rightarrow X"E3A00020",
                                                                                  14 \Rightarrow X"E6C02001",
             1 => X"E3A01001",
                                                                                  15 => X"E7E02001",
             2 => X"E3A02000",
                                                                                  16 => X"E7C02001",
                                                                    17
             3 \Rightarrow X"E3A060AA",
                                                                                  17 => X"E3A00020",
             4 \Rightarrow X"E0822006",
                                                                                  18 => X"E4903001",
                                                                    19
             5 \Rightarrow X"E0822406",
                                                                                  19 => X"E5F04001",
             6 \Rightarrow X"E0822806",
                                                                                  20 => X"E1D050B1",
                                                                    21
             7 \Rightarrow X"E0822C06",
                                                                                  21 => X"E3A00021",
                                                                    22
             8 \Rightarrow X"E6802001",
                                                                                  22 => X"E1F040D1",
             9 => X"E7A02001",
                                                                                  23 => X"E1D050F1",
             10 \Rightarrow X"E7802001",
                                                                                  others => X"00000000"
             11 => X"E08020B1",
12
             12 => X"E1A020B1",
13
             13 => X"E18020B1",
```

```
mov r0,#32
1
                                                              17
       mov r1,#1
                                                                     strb r2,[r0],r1
2
                                                              18
       mov r2,#0
                                                                     strb r2,[r0,r1]!
3
                                                              19
       mov r6,#170
                                                                     strb r2,[r0,r1]
                                                              20
       add r2,r2,r6
                                                              21
       add r2,r2,r6,LSL#8
                                                                     mov r0,#32
                                                              22
       add r2,r2,r6,LSL#16
       add r2,r2,r6,LSL#24
                                                                     ldr r3,[r0],#1
                                                                     ldrb r4,[r0,#1]!
       str r2,[r0],r1
                                                                     ldrh r5,[r0,#1]
10
                                                              26
       str r2,[r0,r1]!
11
                                                              27
       str r2,[r0,r1]
                                                                     mov r0,#33
12
                                                              28
13
                                                              29
       strh r2,[r0],r1
                                                                     ldrsb r4,[r0,#1]!
14
                                                              30
       strh r2, [r0,r1]!
                                                                     ldrsh r5, [r0,#1]
15
       strh r2,[r0,r1]
16
```

#### b) How to run the code

Simply run the makefile by the command "make" to view the outputs in gtkwave. <sup>1</sup>

## c) Basic working

To implement the new DT instructions, the instruction decoder has two more types. Namely DTHI and DTHR for Data transfer half word immediate and data transfer half word register. No new state in FSM is needed. Simply iorD mux is expanded. The output from A goes into this mux too. For post indexing, we use this output for address. Write back is also simple as after ReS has been calculated along with storing in data, we just need to store in reg file as well. Since the store address is different here, we need a mux for this to and FSM controls it too. Shift is also very different for these, as immediate has the bits split in 2 halves, and register load has no rotation specified. This is also taken care by appropriately setting ALU input. For up down, FSM sets ALU opcode accordingly. The write enable for the "D" register is 4 bits to take care of byte and halfword. Another signDT signal is used to do signed loading.

### d) Sample test code explained

The sample test code basically checks all the instructions. I am using locn 32 and beyond for storing purposes. In register r2, I store 0xAAAAAAAA Now I simply call all the types of str instructions. The output is attached via gtkWave and verified via ARMSim. Then I call the ldr instructions variant, both signed and unsigned. There output is also verified via armsim. Since the  $15^{th}$  and  $7^{th}$  bit is 1, signed load makes the rest of bits 1 for halfword and byte load. 3

### e) Netlist

### i. Log Output

<sup>&</sup>lt;sup>1</sup>For this we do need gtkWave, which can easily be installed on a linux system with the command "sudo apt install gtkwave"

<sup>&</sup>lt;sup>2</sup>This in binary is "101010101010101010101010101010101" and thus easy to check all instructions

<sup>&</sup>lt;sup>3</sup>View the testfile.s in submission files to get the ARMSim runnable code.



Figure 2: Net List

```
DAGGEN WARNING DAGGEN_0523: "The source is compiled without the -dbg switch. Line breakpoints and
       assertion debug will not be available."
   COMP96 File: ALU.vhd
   COMP96 Compile Entity "ALU"
   COMP96 Compile Architecture "alu_arch" of Entity "ALU"
10
   COMP96 File: Cond.vhd
11
   COMP96 Compile Entity "cond"
12
   COMP96 Compile Architecture "arch" of Entity "cond"
13
   COMP96 File: data_mem.vhd
14
   COMP96 Compile Entity "data_mem"
   COMP96 Compile Architecture "arch" of Entity "data_mem"
   COMP96 File: Flags.vhd
17
   COMP96 Compile Entity "flag"
18
   COMP96 Compile Architecture "arch" of Entity "flag"
19
   COMP96 File: FSM.vhd
20
   COMP96 Compile Entity "FSM"
21
   COMP96 Compile Architecture "behaviour" of Entity "FSM"
22
   COMP96 File: IDAB_Reg.vhd
   COMP96 Compile Entity "IDAB_reg"
   COMP96 Compile Architecture "IDAB_reg_arch" of Entity "IDAB_reg"
25
   COMP96 File: Instr.vhd
26
   COMP96 Compile Entity "Decoder"
27
   COMP96 Compile Architecture "Behavioral" of Entity "Decoder"
28
   COMP96 File: MyTypes.vhd
29
   COMP96 Compile Package "MyTypes"
30
   COMP96 Compile Package Body "MyTypes"
31
   COMP96 File: PC.vhd
   COMP96 Compile Entity "pc"
   COMP96 Compile Architecture "arch" of Entity "pc"
34
   COMP96 File: Register.vhd
35
   COMP96 Compile Entity "Reg"
36
   COMP96 Compile Architecture "reg_arch" of Entity "Reg"
37
   COMP96 File: Rotator.vhd
38
   COMP96 Compile Entity "rotator"
39
   COMP96 Compile Architecture "arch" of Entity "rotator"
   COMP96 File: Shifter.vhd
   COMP96 Compile Entity "shifter"
   COMP96 Compile Architecture "arch" of Entity "shifter"
43
   COMP96 File: design.vhd
44
   COMP96 Compile Entity "processor"
45
   COMP96 Compile Architecture "arch" of Entity "processor"
   COMP96 File: testbench.vhd
```

```
COMP96 Compile Entity "TB"
48
   COMP96 Compile Architecture "behavior" of Entity "TB"
49
   COMP96 Incorrect order of units detected.
50
   COMP96 Automatic reorder and incremental recompilation of required units in progress.
51
   COMP96 File: ALU.vhd
52
   COMP96 Compile Entity "ALU"
53
   COMP96 Compile Architecture "alu_arch" of Entity "ALU"
   COMP96 File: Cond.vhd
55
   COMP96 Compile Entity "cond"
   COMP96 Compile Architecture "arch" of Entity "cond"
57
   COMP96 File: FSM.vhd
58
   COMP96 Compile Entity "FSM"
59
   COMP96 Compile Architecture "behaviour" of Entity "FSM"
60
   COMP96 File: Instr.vhd
61
   COMP96 Compile Entity "Decoder"
   COMP96 Compile Architecture "Behavioral" of Entity "Decoder"
   COMP96 File: Flags.vhd
   COMP96 Compile Entity "flag"
   COMP96 Compile Architecture "arch" of Entity "flag"
66
   COMP96 File: design.vhd
67
   COMP96 Compile Architecture "arch" of Entity "processor"
68
   COMP96 Top-level unit(s) detected:
69
   COMP96 Entity => TB
   COMP96 Compile success 0 Errors 0 Warnings Analysis time : 0.1 [s]
71
   dmesg: read kernel buffer failed: Operation not permitted
   dmesg: read kernel buffer failed: Operation not permitted
73
   # Aldec, Inc. Riviera-PRO version 2020.04.130.7729 built for Linux64 on June 10, 2020.
   # HDL, SystemC, and Assertions simulator, debugger, and design environment.
75
   # (c) 1999-2020 Aldec, Inc. All rights reserved.
76
   # ELBREAD: Elaboration process.
77
   # ELBREAD: Elaboration time 0.0 [s].
   # KERNEL: Main thread initiated.
   # KERNEL: Kernel process initialization phase.
   # ELAB2: Elaboration final pass...
81
   # ELAB2: Create instances ...
82
  # KERNEL: Time resolution set to 1ps.
   # ELAB2: Create instances complete.
   # SLP: Started
85
   # SLP: Elaboration phase ...
   # SLP: Elaboration phase ... skipped, nothing to simulate in SLP mode : 0.0 [s]
   # SLP: Finished : 0.0 [s]
   # ELAB2: You do not have a license to run VHDL performance optimized simulation. Contact Aldec for
       ordering information - sales@aldec.com.
   # ELAB2: Elaboration final pass complete - time: 0.0 [s].
   # KERNEL: Warning: You are using the Riviera-PRO EDU Edition. The performance of simulation is reduced
   # KERNEL: Warning: Contact Aldec for available upgrade options - sales@aldec.com.
   # KERNEL: Kernel process initialization done.
   # Allocation: Simulator allocated 8080 kB (elbread=427 elab2=7508 kernel=144 sdf=0)
   # KERNEL: ASDB file was created in location /home/runner/dataset.asdb
   # KERNEL: PLI/VHPI kernel's engine initialization done.
   # PLI: Loading library '/usr/share/Riviera-PRO/bin/libsystf.so'
97
   # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
   # KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/Decoder_label, Process: line__34.
   # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
```

```
# KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/Decoder_label, Process: line__48.
101
    # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
102
    # KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/data_mem_label, Process: line__34.
103
    # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
104
    # KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/Reg_label, Process: line__23.
105
    # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
106
    # KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/Reg_label, Process: line__24.
107
    # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
    # KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/rotator_label, Process: line__15.
    # KERNEL: WARNING: NUMERIC_STD.TO_INTEGER: metavalue detected, returning 0
110
    # KERNEL: Time: 0 ps, Iteration: 0, Instance: /TB/uut/shifter_label, Process: shift_by_set.
111
    # KERNEL: Simulation has finished. There are no more test vectors to simulate.
112
    # VSIM: Simulation has finished.
113
   Finding VCD file...
114
    ./dump.vcd
115
    [2022-03-12 13:58:03 UTC] Opening EPWave...
116
```