# An Enhancement Mode Double T- Gate Field Plate GaN HEMT for power electronics application

Sachin

ECE, Department

DTU, Delhi, India
sachinsacsac2@gmail.com

Riya ECE, Department DTU, Delhi, India riyakoiral08@gmail.com Sahil Soni
ECE, Department
DTU, Delhi, India
sahilsoni20012002@gmail.com

Sumit Kale ECE, Department DTU, Delhi, India sumitkale785@gmail.com Tanvika Garg

ECE, Department

DTU, Delhi, India

tanvikagarg\_2k21phdec06@dtu.ac.in

Abstract— In this report, we have proposed and investigated p-GaN HEMT for improved performance. The proposed device utilises a double T-field plate at the gate electrode of the proposed device to reduce electric field near the drain edge of the gate. The reduction in electric field enhances the breakdown voltage (BV) of the proposed device which is suitable for high power electronics application. The simulation findings were validated by calibrating the device models with experimental results. Also, the study includes a comparative analysis exhibiting superior DC characteristics, such as enhanced oncurrent, maximum drain current, high BV, low gate leakage current and elevated transconductance in contrast to conventional T-Field plate HEMTs. Moreover, the fabrication process for our device has been outlined, accompanied by optimization efforts aimed to achieving peak performance, particularly focusing on BV. Additionally, a comparative analysis with existing state-of-the-art devices has been conducted to evaluate the superiority of our device.

Keywords—HEMT, Field plate, Electric field, Breakdown voltage, Gate leakage

#### I. INTRODUCTION

HEMTs were developed to meet the increasing need for fast switching, high power, and low-noise performance [1][2]. GaN based HEMTs are commonly used as high-power, high-frequency devices due to their excellent characteristics, such as high BV, on-current, and fast switching [3]. The primary objectives in power device research center around attaining elevated BVs.

Several studies have been also reported to enhance the HEMT's performance. The AlGaN/GaN HEMT, designed for high-power applications and featuring a field plate, has been investigated for its performance characteristics. Chitransh et al. [4] presented a peak drain current of 3 A/mm. In addition, the introduction of parasitic capacitances due to SiN<sub>x</sub> passivation and sensitivity to gate bias are reported. However, both affecting device accuracy and practical application. Kabemura et al. [5] explored the breakdown characteristics in field-plate AlGaN/GaN HEMT with a high-k passivation layer, comparing results with SiN passivation. The findings indicate improved BV with short field plates and high-k layers, suggesting potential applications in power switches. 979-8-3503-8719-3/24/\$31.00 ©2024 IEEE

However, challenges in evaluating fringing capacitance in high-k dielectric applications are highlighted. Fletcher et al. [6] proposed a discrete field plate technique to enhance the BV and RF performance of AlGaN/GaN HEMTs. They have achieved a BV of 330 V and a cut-off frequency of 20 GHz. Although their finding not validated with experimental results.

Chander et al. [7] reported a T field plate to enhance the BV. Using of T field plate gate structure, the peak electric field is decreased at gate edge by spreading the electric field on drain/source side. As a result, increased BV obtained of 950 V. Despite that potential impact on parasitic capacitances and device thermal performance was not presented in their work.

To address these drawbacks, a novel Double T-Field plate HEMT (DT-FPHEMT) has been proposed and investigated to improve the overall performance of the device. In the proposed device, a double T-field plate has been introduced to improve the gate leakage current which enhances BV of the proposed device. Also, the proposed device achieves improvement in on-current, maximum drain current, and high transconductance (g<sub>m</sub>) as compared to the conventional T-Field plate HEMT [7]. During the calibration process of device models, experimental results were used to confirm the precision of simulation outcomes. The process flow has been proposed to make the Double T-field-HEMT, Furthermore, a comparison has been presented between the proposed DT-FPHEMT and reported devices, considering various performance metrics.

#### II. DEVICE, SIMULATION AND CALIBRATION

Fig. 1(a) displays the structure of conventional T-field plate HEMTs, while Fig. 1(b) illustrates the proposed Double T-field plate configuration. Two T-field plates have been incorporated in the proposed device at the gate region. Table 1 presents the parameters of the proposed device. The proposed DT-FPHEMT device employs the layers including a 3.4  $\mu m$  field plate length with thickness of 100 nm, source to field plate length of 2  $\mu m$ , drain to field plate length 3  $\mu m$ . SiN passivation layer length in left side 3  $\mu m$  and right side 4  $\mu m$ . The Al content for the AlGaN barrier layer is fixed at 0.2 whereas the Mg doping of the p-GaN layer is 3  $\times$  10 $^{17} cm^{-3}$ .





Fig. 1. The structure of (a) Conventional T-Field plate HEMT and (b) The Proposed DT-Field Plate HEMT

Table 1
The parameters of the DT-Field Plate HEMT

| Parameters Unit      |    | Value | Description                 |
|----------------------|----|-------|-----------------------------|
| $L_{\rm s}$          | μm | 1     | Source electrode length     |
| $L_{d}$              | μm | 1     | Drain electrode length      |
| $L_{g}$              | μm | 1.4   | Gate electrode length       |
| $L_{GaN}$            | μm | 2     | GaN channel length          |
| $L_{sg}$             | μm | 3     | Gate to source distance     |
| $L_{gd}$             | μm | 4     | Gate to drain distance      |
| $T_{p-GaN}$          | nm | 110   | p-GaN layer thickness       |
| T <sub>barrier</sub> | nm | 15    | AlGaN barrier thickness     |
| $T_{SiN}$            | nm | 300   | SiN Passivation thickness   |
| $T_{GaN}$            | nm | 85    | GaN channel layer thickness |
| $T_{GaN}$            | μm | 2     | GaN buffer layer thickness  |

SILVACO tool is utilized for calibrating and of the simulating devices. Calibration is crucial for verifying the accuracy and relevance of the simulation methods and models utilized to analyze the device. As a result, the simulation methods and models are to calibrate the experimental data.

The conventional p-GaN HEMT has been calibrated by taking into account the structural parameters, which include a p-GaN layer of 110 nm thickness, a Al<sub>0.26</sub>Ga<sub>0.74</sub>N barrier layer of 15 nm, a GaN channel layer of 85 nm, and a Al<sub>0.25</sub>Ga<sub>0.75</sub>N buffer layer of 2μm [8] Fig. 2 illustrates the transfer characteristics of p-GaN HEMT through a comparison of experimental and simulated data. The graphical representation demonstrates a high level of accuracy in the fitting between the simulated results and the experimental data. This alignment serves as confirmation of the reliability and precision of the simulation models employed in the analysis.

In the simulation, various models are employed to capture the behavior of the p-GaN HEMT accurately. The SRH model is used to account carrier generation and recombination, while the GaN polarization model considers the impact of polarization effects. The Fermi–Dirac model is employed for Fermi statistics, and both high-field and low-field mobility models are incorporated for mobility considerations. Additionally, the impact ionization model, specifically the Toyabe model, is applied to capture nonlocal impact ionization effects. The carrier transport in the channel is represented using the drift-diffusion transport model, which is grounded in Boltzmann transport theory. Models such as Gansat, a nitride mobility model and Albrecht for saturation velocity, are also integrated into the simulations to provide a comprehensive understanding of the device characteristics.



Fig. 2. Calibration of the transfer characteristics for conventional p-GaN HEMT

### III. PROPOSED FABRICATION STEPS OF THE DT-FP HEMT

The proposed device can be manufactured through a CMOS-compatible process flow, as illustrated in the accompanying Fig. 3(a)-Fig. 3(e). The GaN channel layer and the AlGaN barrier layer are grown over the GaN buffer through MOCVD as depicted in the Fig. 3(b). The epitaxial structure of the p-GaN HEMT with a GaN buffer is cultivated using metal-organic chemical vapor deposition (MOCVD), as indicated in

the Fig. 3(c) [8][9]. The SiN passivation layer is deposited using PECVD, as shown in Fig. 3(d). Following this, the process involves selectively etching a p-GaN layer using plasma, followed by the deposition of ohmic contacts using electron beam evaporation and shaping the Double T structure, as illustrated in Figure Fig. 3(e).



**Fig. 3.** Fabrication steps for the proposed DT-FPHEMT (a) Starting as buffer (b) Growth of channel layer (c) Growth of barrier layer (d) plasma-enhanced chemical vapor deposition of SiN. (e) Plasma etching of p-GaN layer and attaching conductor using electron beam

#### IV. RESULTS AND DISCUSSION

In this section, we have examined the DC characteristics of both the conventional T-FPHEMT and the proposed DT-FPHEMT like on-current, maximum drain current, transconductance, gate leakage, and BV. Also, we have conducted optimization for the proposed device by adjusting the field plate length to attain the best possible performance.

# 4.1. Comparison of the DC characteristics of conventional T-FPHEMT and the proposed DT-FPHEMT

Due to the presence of T-field plate gate, the electric field is reduced in channel, because field plate distributes the electric field over the channel layer [7]. The introduction of an additional T field plate further decreases electric field as depicted in the Fig. 4. Hence, the electric field in the channel is lower for DT-FPHEMT compared to T-FPHEMT.



 $\begin{tabular}{ll} \textbf{Fig. 4.} Electric field distribution over channel of $T$-FPHEMT and $DT$-FPHEMT \\ \end{tabular}$ 

Fig.5(a) and Fig.5(b) depicts the I<sub>d</sub>-V<sub>d</sub> and I<sub>d</sub>-V<sub>g</sub> characteristics, respectively, for the proposed and conventional device. The I<sub>d</sub>-V<sub>d</sub> characteristics, reveals that the DT-FPHEMT device achieves a maximum drain current (I<sub>ds,max</sub>) at 0.0461 A/mm, in contrast to the T-FPHEMT's 0.0375 A/mm at constant gate-source voltage (Vgs) of 8V. The I<sub>d</sub>-V<sub>g</sub> characteristics shows the improved drain current for the DT-FPHEMT as compared to the conventional device. The enhancement of drain current is due to a decrease in the electric field within the channel area is primarily attributed to two factors improved carrier mobility and enhanced stability of the two-dimensional electron gas (2-DEG). The Low electric field result in reduced scattering of charge carriers, particularly electrons, enabling them to traverse the channel more efficiently, thus enhancing carrier mobility. In Addition, a more stable and denser 2-DEG, facilitated by the lower electric fields, ensures a consistent supply of electrons for conduction, further enhancing the drain current.



Fig. 5 (a). Output characteristics of T-FPHEMT and DT-FPHEMT



Fig. 5 (b). Transfer Characteristics of T-FPHEMT and DT-FPHEMT

Fig. 6 presents the transconductance (g<sub>m</sub>) for both T-FPHEMT and the proposed DT-FPHEMT. The increase in g<sub>m</sub> with a reduction in electric field in the channel area of AlGaN/GaN HEMT is primarily influenced by improved carrier mobility. As the electric field decreases, carriers experience less scattering, leading to enhanced mobility. This enhanced mobility results in a more efficient transfer of charge carriers in the channel, contributing to higher g<sub>m</sub>. As the drain current rises due to less gate electric field, the g<sub>m</sub> consistently

shows an upward trend [10]. Consequently, it is evident that the  $g_m$  of DT-FPHEMT surpasses that of T-FPHEMT. Specifically, the  $g_m$  value for DT-FPHEMT is 613 mS/mm, while T-FPHEMT records a value of 378 mS/mm.



Fig. 6. The  $g_m$  of T-FPHEMT and DT-FPHEMT

Fig. 7 presents the gate leakage for the both T-FPHEMT and the proposed DT-FPHEMT. The reduction in gate leakage in AlGaN/GaN HEMTs due to a lower electric field in the channel area is related to the impact of electric field on carrier transport and tunneling phenomena. Gate leakage in a transistor is often associated with carriers tunneling through the gate dielectric. When the electric field in the channel area is reduced, carriers experience less energy, making it less likely for them to tunnel through the gate dielectric. Lowering the electric field diminishes the probability of carriers gaining enough energy to overcome the potential barrier of the gate dielectric, thereby reducing gate leakage. In summary, less electric field in the channel area lowers the energy of carriers, decreasing the likelihood of tunneling through the gate dielectric and resulting in reduced gate leakage in AlGaN/GaN HEMTs. This is an important consideration for optimizing the performance and reliability of such devices. To suppress gate leakage current, the electric field surrounding the channel remains minimized due to the incorporation of a double field plate. As depicted in Fig. 7 the, DT-FPHEMT exhibits reduced gate leakage current compared to T-FPHEMT at a constant drain to source voltage of 13 V.



Fig. 7. Gate leakage current of T-FPHEMT and DT-FPHEMT

Fig. 8 presents the BV for the both T-FPHEMT and DT-FPHEMT. The BV in proposed device increases with a decrease in electric field in the channel area due to the interplay of two factors. Firstly, lower electric fields lead to

enhanced carrier mobility, reducing the likelihood of carrier impact ionization and breakdown. Secondly, the formation of a 2-DEG gas at the AlGaN/GaN interface benefits from a more stable and dense electron population when the electric field is minimized. This effect of improved carrier mobility and a robust 2-DEG contributes to the overall increase in BV in the channel area of the device. This diminished electric field contributes to the higher BV observed in DT-FPHEMT, reaching 1700V, in contrast to the BV of 1400V for T-FPHEMT shown in Fig. 8 [7].



Fig. 8. BV of T-FPHEMT and DT-FPHEMT

## 4.2. Optimization of the device design parameters

Our study primarily focuses on assessing the power-handling capabilities and the BV of the proposed device. To enhance the BV, we optimized the length of the field plate [11]. Consequently, the BV of the DT-FPHEMT was measured with varying field plate lengths ( $2.6\mu m$ ,  $3\mu m$ ,  $3.4\mu m$ ).

A maximum BV of 1700V was attained with a length of the double T-field plate set at 3.4 $\mu$ m. This enhanced BV is ascribed to the longer field plate, which demonstrates a reduced electric field strength in the gate channel compared to a shorter field plate, as depicted in Fig. 8. The BVs of the DT-FPHEMT with various Length field plate ( $L_{FP}$ ) values are depicted in the corresponding Fig. 9. Table 2 shows the values of BV at different values of  $L_{FP}$ .

**Table 2** The BV values corresponding to different ( $L_{FP}$ ) are as follows:

| L <sub>FP</sub> (μm) | BV (V) |
|----------------------|--------|
| 2.6                  | 1500   |
| 3                    | 1550   |
| 3.4                  | 1700   |



Fig. 9. Optimized BV of the DT-FPHEMT with different L<sub>FP</sub>

**Table 3** The comparison of the proposed DT-FPHEMT and the reported devices with respect to the overall performance.

| Parameters          | <b>Ref.</b> [6] | <b>Ref.</b> [12] | <b>Ref.</b> [13] | T-FPHEMT | DT-FPHEMT |
|---------------------|-----------------|------------------|------------------|----------|-----------|
| BV (V)              | 330             | 98               | 562              | 1400     | 1700      |
| $I_{d s,max}(A/mm)$ | -               | 1.6              | 0.8575           | 0.0375   | 0.0461    |
| $g_m (mS/mm)$       | 275             | 400              | 305.6            | 378      | 613       |

Table 3 presents a comparison of the DC performance between our proposed structure and existing devices. This comparison highlights the enhancements in BV, drain current, and transconductance observed in our proposed device in comparison to previously reported devices.

#### V. CONCLUSION

In conclusion, the investigation presented a novel Double T-Field Plate HEMT (DT-FPHEMT) with notable improvements in key performances metrics such as BV, drain current and transconductance. The proposed DT-FPHEMT exhibits a remarkable improvement of 21% in the BV, 23% in the drain current and 62% in the transconductance (gm). By focusing on optimizing the field plate length, we have further elevated the performance metrics, resulting in a notable achievement of a maximum BV of 1700 V at 3.4  $\mu m$ . Consequently, the findings reported in this paper suggest the that the proposed DT-FPHEMT device has a potential for applications in power electronics.

#### REFERENCES

- [1] Garg, Tanvika, and Sumit Kale. "A novel stepped AlGaN hybrid buffer GaN HEMT for power electronics applications." *Microelectronics Reliability* 149 (2023): 115232.
- [2] Garg, Tanvika, and Sumit Kale. "A novel p-GaN HEMT with AllnN/AlN/GaN double heterostructure and InAlGaN backbarrier." Microelectronics Reliability 145 (2023): 114998..
- [3] Garg, Tanvika, and Sumit Kale. "Optimization of structural parameters in Omega (Ω)-Shaped gate p-GaN mis-HEMT for performance improvement." *Micro and Nanostructures* (2024): 207793.
- [4] Chitransh, Akshat, Shreya Moonka, Anushruti Priya, Santashraya Prasad, Anumita Sengupta, and Aminul Islam. "Analysis of BV of a field plated High Electron Mobility Transistor." In 2017 Devices for Integrated Circuit (DevIC), pp. 167-169. IEEE, 2017.
- [5] Kabemura, Toshiki, Shingo Ueda, Yuki Kawada, and Kazushige Horio. "Enhancement of BV in AlGaN/GaN HEMTs: Field Plate Plus High-\${k} Passivation Layer and High Acceptor Density in Buffer Layer." *IEEE Transactions on Electron Devices* 65, no. 9 (2018): 3848-3854.
- [6] Fletcher, AS Augustine, D. Nirmal, J. Ajayan, and L. Arivazhagan. "Analysis of AlGaN/GaN HEMT using discrete field plate technique for high power and high frequency applications." AEU-International Journal of Electronics and Communications 99 (2019): 325-330.
- [7] Chander, Subhash, Ajay, and Mridula Gupta. "Enhancement-mode high electron mobility transistor on sic substrate with t-gate field plate for high power applications." In *The Physics of Semiconductor Devices: Proceedings of IWPSD 2017*, pp. 289-299. Springer International Publishing, 2019.
- [8] Selvaraj, S. Lawrence, Arata Watanabe, and Takashi Egawa. "Enhanced mobility for MOCVD grown AlGaN/GaN HEMTs on Si

- substrate." In 69th Device Research Conference, pp. 221-222. IEEE, 2011
- [9] Heikman, Sten J. "MOCVD growth technologies for applications in AlGaN/GaN high electron mobility transistors." PhD diss., University of California, Santa Barbara, 2002.
- [10] J. J. Freedsman, T. Kubo and T. Egawa, "High Drain Current Density E-Mode Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN MOS-HEMT on Si With Enhanced Power Device Figure-of-Merit (4×10<sup>8</sup> V<sup>2</sup>Ω<sup>-1</sup>cm<sup>-2</sup>)," in *IEEE Transactions on Electron Devices*, vol. 60, no. 10, pp. 3079-3083, Oct. 2013, doi: 10.1109/TED.2013.2276437.
- [11] Kurbanova, N. E., O. I. Demchenko, L. E. Velikovskiy, and P. E. Sim. "Field-plate design optimization for high-power GaN high electron mobility transistors." In 2017 international Siberian Conference on Control and Communications (SIBCON), pp. 1-4. IEEE, 2017.
- [12] Kumar, JS Raj, D. Nirmal, H. Victor Du John, S. Angen Franklin, and G. Samuel. "Design and Simulation of a T-gated AlGaN/GaN HEMT with Added Mini Field Plate." In 2022 3rd International Conference on Electronics and Sustainable Communication Systems (ICESC), pp. 303-306. IEEE, 2022.
- [13] Khan, Abdul Naim, Aasif Mohammad Bhat, K. Jena, Trupti Ranjan Lenka, and Gaurav Chatterjee. "Improved BV mechanism in AlGaN/GaN HEMT for RF/Microwave applications: Design and physical insights of dual field plate." *Microelectronics Reliability* 147 (2023): 115036.