

# **Timers**

**Quad Timer Unit** 

Revision 0.9.0-41360

May 6, 2015





| LIST OF TAB  | LES                                                  | 11-3  |
|--------------|------------------------------------------------------|-------|
| LIST OF FIGL | JRES                                                 | 11-4  |
| 11 QUA       | D TIMER                                              | 11-5  |
| 11.1 Ov      | /ERVIEW                                              | 11-5  |
| 11.2 OP      | ERATION                                              | 11-5  |
| 11.3 Mo      | ODULE CONFIGURATION                                  | 11-6  |
| 11.3.1       | Load Register – HAL_DICE3_TIMERn_LOAD                | 11-7  |
| 11.3.2       | Current Value Register – HAL_DICE3_TIMERn_VALUE      | 11-7  |
| 11.3.3       | Timer Control Register – HAL_DICE3_TIMERn_CTRL       | 11-7  |
| 11.3.4       | Interrupt Clear Register – HAL_DICE3_TIMERn_INT_CLR  | 11-8  |
| 11.3.5       | Raw Interrupt Status Register – HAL_DICE3_TIMERn_RIS | 11-9  |
| 11.3.6       | Interrupt Status Register – HAL_DICE3_TIMERn_MIS     | 11-9  |
| 11.3.7       | Background Load Register – HAL_DICE3_TIMERn_BGL      | 11-10 |
| 11 / DE      | NISIONS                                              | 11_11 |



# **List of Tables**

| TABLE 11.1 TIMER BASE ADDRESSES                                | 11-6  |
|----------------------------------------------------------------|-------|
| Table 11.2 Timer register summary                              | 11-6  |
| TABLE 11.3 TIMER CONTROL REGISTER BIT ASSIGNMENTS              | 11-8  |
| TABLE 11.4 TIMER RAW INTERRUPT STATUS REGISTER BIT ASSIGNMENTS | 11-9  |
| TABLE 11.5 TIMER INTERRUPT STATUS REGISTER BIT ASSIGNMENTS     | 11-9  |
| Table 11.6 Document revision history                           | 11-11 |



| List of Figures                      |    |
|--------------------------------------|----|
| FIGURE 11 1 EDEC-DUNNING TIMED DUCCY | 11 |



### 11 Quad Timer

#### 11.1 Overview

Two instances of a Dual-Timer module are available. Each dual-timer module consists of two programmable 32/16-bit down counters that can generate interrupts on reaching zero. A Timer module can be programmed for a 32-bit or 16-bit counter size and one of three timer modes using the Control Register.

The operation of each Timer module is identical. It has one of three timer modes:

#### Free-running

The counter wraps after reaching its zero value, and continues to count down from the maximum value. This is the default mode.

The counter generates an interrupt at a constant interval, reloading the original value after wrapping past zero.

#### One-shot

The counter generates an interrupt once. When the counter reaches zero, it halts until reprogrammed by the user. This can be achieved by either clearing the One Shot Count bit in the control register, in which case the count proceeds according to the selection of Free-running or Periodic mode, or by writing a new value to the Load Value register.

#### 11.2 Operation

Each timer has an identical set of registers as shown in *Table 11.2* The operation of each timer is identical. The timer is loaded by writing to the load register and, if enabled, counts down to zero. When a counter is already running, writing to the load register causes the counter to immediately restart at the new value. Writing to the background load value has no effect on the current count. The counter continues to decrement to zero, and then recommences from the new load value, if in periodic mode, and one shot mode is not selected.

When zero is reached, an interrupt is generated. The interrupt can be cleared by writing to the clear register. If One Shot Mode is selected, the counter halts on reaching zero until One Shot Mode is deselected, or a new Load value is written. Otherwise, after reaching a zero count, if the timer is operating in free-running mode it continues to decrement from its maximum value. If periodic timer mode is selected, the timer reloads the count value from the Load Register and continues to decrement. In this mode the counter effectively generates a periodic interrupt. The mode is selected by a bit in the Control Register. At any point, the current counter value can be read from the Current Value register. The counter is enabled by a bit in the Control Register. At reset, the counter is disabled, the interrupt is cleared, and the load register is set to zero. The mode and prescale values are set to free-running, and clock divide of 1 respectively.

Figure 11.1 shows a block diagram of the free-running timer module.





Figure 11.1 Free-running timer block

# 11.3 Module Configuration

Four logical timers are available as two physical instances of the dual-input timer module. The four timers are organized according to their base addresses as shown in  $Table\ 11.1$ .

Table 11.1 Timer base addresses

| Base address | Timer number (n) |
|--------------|------------------|
| 0xC2000000   | 0                |
| 0xC2000020   | 1                |
| 0xC3000000   | 2                |
| 0xC3000020   | 3                |

Logical timer registers are described below by their offsets from their respective base addresses.

Table 11.2 Timer register summary

| Address Offset | Register                 | Description                   |
|----------------|--------------------------|-------------------------------|
| 0x0000         | HAL_DICE3_TIMERn_LOAD    | Load Register                 |
| 0x0004         | HAL_DICE3_TIMERn_VALUE   | Current Value Register        |
| 0x0008         | HAL_DICE3_TIMERn_CTRL    | Timer Control Register        |
| 0x000C         | HAL_DICE3_TIMERn_INT_CLR | Interrupt Clear Register      |
| 0x0010         | HAL_DICE3_TIMERn_RIS     | Raw Interrupt Status Register |
| 0x0014         | HAL_DICE3_TIMERn_MIS     | Interrupt Status Register     |
| 0x0018         | HAL_DICE3_TIMERn_BGL     | Background Load Register      |

#### 11.3.1 Load Register - HAL\_DICE3\_TIMERn\_LOAD

Address offset: 0x0000 HAL\_DICE3\_TIMERn\_LOAD

The HAL\_DICE3\_TIMERn\_LOAD register is a 32-bit register containing the value from which the counter is to decrement. This is the value used to reload the counter when Periodic mode is enabled, and the current count reaches zero.

When this register is written to directly, the current count is reset to the new value immediately, or when the timer is enabled if it was not already enabled.

The value in this register is also overwritten if the HAL\_DICE3\_TIMERn\_BGL register is written to, but the current count is not immediately affected.

If values are written to both the HAL\_DICE3\_TIMERn\_LOAD and HAL\_DICE3\_TIMERn\_BGL registers before an enabled rising edge on the timer clock, the following occurs:

- On the next enabled timer clock edge, the value written to the HAL\_DICE3\_TIMERn\_LOAD value replaces the current count value.
- Following this, each time the counter reaches zero, the current count value is reset to the value written to HAL\_DICE3\_TIMERn\_BGL.

Reading from the HAL\_DICE3\_TIMERn\_LOAD register at any time after the two writes have occurred retrieves the value written to HAL\_DICE3\_TIMERn\_BGL. That is, the value read from HAL\_DICE3\_TIMERn\_LOAD is always the value that takes effect for Periodic mode after the next time the counter reaches zero.

#### 11.3.2 Current Value Register - HAL DICE3 TIMERN VALUE

Address offset: 0x0004 HAL\_DICE3\_TIMERn\_VALUE

The HAL\_DICE3\_TIMER\_VALUE register gives the current value of the decrementing counter.

#### 11.3.3 Timer Control Register – HAL\_DICE3\_TIMERn\_CTRL

Address offset: 0x0008 HAL\_DICE3\_TIMERn\_CTRL

The HAL\_DICE3\_TIMERn\_CTRL register is a read/write register. The following figures show the register bit assignments.



**Table 11.3 Timer Control Register bit assignments** 

| Name           | Bit  | Reset | Dir | Description                                      |  |
|----------------|------|-------|-----|--------------------------------------------------|--|
| Reserved       | 31:8 | 0     | RW  | Reserved, read undefined, must read as zeros.    |  |
|                |      |       |     | Enable bit.                                      |  |
| CTRL_EN        | 7    | 0     | RW  | 0: Timer disabled                                |  |
|                |      |       |     | 1: Timer enabled                                 |  |
|                |      |       |     | Mode bit.                                        |  |
| CTRL_PERIODIC  | 6    | 0     | RW  | 0: Timer is in free-running mode                 |  |
|                |      |       |     | 1: Timer is in periodic mode                     |  |
|                |      |       |     | Interrupt enable bit.                            |  |
| CTRL_INTEN     | 5    | 1     | RW  | 0: Timer Interrupt disabled                      |  |
|                |      |       |     | 1: Timer Interrupt enabled                       |  |
| Reserved       | 4    | 0     | RW  | Reserved bit, do not modify, and ignore on read. |  |
|                |      |       |     | Prescale bits.                                   |  |
|                |      |       |     | 00: clock is divided by 1, default               |  |
| CTRL_PRSCL_MSK | 3:2  | 0     | RW  | 01: clock is divided by 16                       |  |
|                |      |       |     | 10: clock is divided by 256                      |  |
|                |      |       |     | 11: Undefined, do not use                        |  |
|                |      |       |     | Selects 16/32 bit counter operation              |  |
| CTRL_32BIT     | 1    | 0     | RW  | 0: 16-bit counter                                |  |
|                |      |       |     | 1: 32- bit counter                               |  |
|                |      |       |     | Selects one-shot or wrapping counter mode.       |  |
| CTRL_ONSHT     | 0    | 0     | RW  | 0: wrapping mode                                 |  |
|                |      |       |     | 1: one-shot mode                                 |  |

# 11.3.4 Interrupt Clear Register – HAL\_DICE3\_TIMERn\_INT\_CLR

Address offset: 0x000C HAL\_DICE3\_TIMERn\_INT\_CLR

Any write to the HAL\_DICE3\_TIMERn\_INT\_CLR register clears the interrupt output from the counter.



#### 11.3.5 Raw Interrupt Status Register – HAL\_DICE3\_TIMERn\_RIS

Address offset: 0010 HAL\_DICE3\_TIMERn\_RIS

This register is read-only. It indicates the raw interrupt status from the counter. This value is ANDed with the timer interrupt enable bit from the Timer Control Register to create the masked interrupt, which is passed to the interrupt output signal. The following figures show the register bit assignments.



Table 11.4 Timer Raw Interrupt Status Register bit assignments

| Name                   | Bit  | Reset | Dir | Description                                     |  |
|------------------------|------|-------|-----|-------------------------------------------------|--|
| Reserved               | 31:1 | 0     | R   | R Reserved, read undefined, must read as zeros. |  |
|                        |      |       |     | Raw Interrupt Status of the counter.            |  |
| Raw Timer<br>Interrupt | 0    | 0     | R   | 0: Interrupt cleared                            |  |
| interrupt              |      |       |     | 1: Interrupt set                                |  |

#### 11.3.6 Interrupt Status Register – HAL\_DICE3\_TIMERn\_MIS

Address offset: 0x0014 HAL\_DICE3\_TIMERn\_MIS

The HAL\_DICE3\_TIMERn\_MIS register is read-only. It indicates the masked interrupt status from the counter. This value is the logical AND of the raw interrupt status with the timer interrupt enable bit from the Timer Control Register, and is the same value that is passed to the interrupt output signal. The following figures show the register bit assignments.



**Table 11.5 Timer Interrupt Status Register bit assignments** 

| Name      | Bit  | Reset | Dir | Description                                   |
|-----------|------|-------|-----|-----------------------------------------------|
| Reserved  | 31:1 | 0     | R   | Reserved, read undefined, must read as zeros. |
| Timer     |      |       |     | Interrupt Status of the counter.              |
| Interrupt | 0    | 0     | R   | 0: Disabled interrupt status                  |
| Enable    |      |       |     | 1: Enabled interrupt status from the counter  |

#### 11.3.7 Background Load Register – HAL\_DICE3\_TIMERn\_BGL

Address offset: 0x0018 HAL\_DICE3\_TIMERn\_BGL

The HAL\_DICE3\_TIMERn\_BGL register is 32-bits and contains the value from which the counter is to decrement. This is the value used to reload the counter when Periodic mode is enabled, and the current count reaches zero.

This register provides an alternative method of accessing the HAL\_DICE3\_TIMERn\_LOAD Register. The difference is that writes to HAL\_DICE3\_TIMERn\_BGL do not cause the counter to immediately restart from the new value.

Reading from this register returns the same value returned from HAL\_DICE3\_TIMERn\_LOAD. See *Load Register* for more details.



5/6/2015 TCD30XX User Guide

#### 11.4 Revisions

**Table 11.6 Document revision history** 

| Date        | Rev.        | Ву | Change              |
|-------------|-------------|----|---------------------|
| May 6, 2015 | 0.9.0-41360 | ВК | Initial publication |
|             |             |    |                     |
|             |             |    |                     |