

XAPP945 (v1.1) February 8, 2008

#### Reference System: PLB PCI Using the ML410 Embedded Development Platform

Author: Lester Sanders

#### **Summary**

This application note describes how to build a reference system for the Processor Local Bus (PLB) Peripheral Component Interconnect (PCI) core using the IBM PowerPC<sup>™</sup> 405 (PPC405) Processor-based embedded system in the ML410 Embedded Development Platform. The reference system is Base System Builder (BSB) based and uses six pcores.

A set of files containing Xilinx Microprocessor Debugger (XMD) commands is provided for writing to the Configuration Space Header and for verifying that the PLB PCI core is operating correctly. Several software projects illustrate how to configure the PLB PCI cores, set up interrupts, scan configuration registers, and set up and use DMA operations. The procedure for using the ChipScope™ Pro Analyzer to analyze PLB PCI and system functionality is provided. The steps used to build a Linux kernel using MontaVista are listed.

#### Included Systems

This application note includes one reference system.

www.xilinx.com/support/documentation/application\_notes/xapp945.zip

The project name used in xapp945.zip is ml410\_ppc\_plb\_pci.

## Required Hardware and Tools

Users must have the following tools, cables, peripherals, and licenses available and installed. A PLB PCI evaluation license is shipped with EDK.

- Xilinx ML410 Evaluation Platform Rev C
- Xilinx ML555 Evaluation Platform Rev A
- Xilinx EDK 9.2.02i
- Xilinx ISE™ 9.2.04i
- Xilinx Download Cable (Platform Cable USB or Parallel Cable IV)
- Monta Vista Linux v2.6 Development Kit
- Model Technology ModelSim v6.1d
- ChipScope Pro Analyzer 9.2.01
- PLB PCI License

#### Introduction

PCI transactions are done between an initiator and a target. This reference design is for the ML410 Embedded Development Platform. To be useful, a target board should be inserted into a PCI slot. In the examples provided in this application note, the ML555 Embedded Development Platform is inserted into PCI slot P3 of the Xilinx ML410 Evaluation Platform. This allows both configuration and memory transactions to be done on the PCI bus between an initiator and a target. The examples use the ML410 PLB PCI as the initiator and the ML555 PLBv46 PCI as the target. An Avnet Spartan-3 Evaluation board can be substituted for the ML555 Embedded Development Platform.

© 2007-2008 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners.



As of the EDK9.2.01 release in November 2007, Xilinx recommends using the PLBv46 PCI core rather than the PLB PCI core. A reference system for the PLBv46 PCI core is provided in XAPP1001.

This application note accompanies a reference system built on the ML410 development board. Figure 1 is a block diagram of the reference system.



Figure 1: ML410 PLB PCI Reference System Block Diagram (add spi\_iic\_gpio\_sysace)

The system uses the embedded PowerPC as the microprocessor and the PLB PCI core. On the ML410 board, the Virtex<sup>™</sup>-4 XC4VFX60 accesses two 33 MHz 32-bit PCI buses: a primary 3.3V PCI bus and a secondary 5.0V PCI bus. The FPGA is directly connected to the primary 3.3V bus. The 5.0V PCI bus is connected to the Primary PCI bus with a PCI-to-PCI bridge, the TI2250. The PCI devices and four PCI add-in card slots on the ML410 are listed in Table 2. All PCI bus signals driven by the XC4VFX60 comply with the I/O requirements in the *PCI Local Bus Specification*, Revision 2.2.

PCI configuration in this reference design uses the PLB PCI Bridge as a host bridge.



Figure 2 shows PCI Bus Devices on the ML410. The TI2250 device is a PCI-to-PCI bridge to the two 5V PCI slots. The ALi M1535D+ South Bridge interfaces to the legacy devices, including the audio, modem, USB, and IDE ports. The Xilinx ML455 PCI/PCI-X Board is inserted into ML410 PCI slot P3.



Figure 2: ML410 PLB PCI Reference System Block Diagram

Figure 3 shows the connections of the South Bridge to the legacy devices.



Figure 3: ALI Bus - PCI to Legacy Devices

The functions, devices, and buses in the PLB PCI reference design defined in Figures 2 and 3 are addressed using the Configuration Address Port format shown in Figure 4.



Figure 4: Format of Configuration Address Port

The Configuration Address Port and Configuration Data Port registers in the Virtex-4 PLB PCI Bridge are used to configure multiple PCI functions when host bridge configuration is enabled. The bit definitions of the Configuration Address Port in the big endian format used by the PLB are given in Table 1.

Table 1: Configuration Address Port Register Definitions

| Bit   | Definition                                 |
|-------|--------------------------------------------|
| 0-5   | Target word address in configuration space |
| 6-7   | Hardwired to 0                             |
| 8-12  | Device                                     |
| 13-15 | Function                                   |
| 16-23 | Bus Number                                 |
| 24    | Enable                                     |
| 25-31 | Hardwired to 0                             |

#### Reference System Specifics

In addition to the PowerPC 405 processor and PLB PCI, this system includes DDR, BRAM, UART, interrupt controller, SYSACE, IIC, and SPI. The relationship of the modules is shown in Figure 1. The PCI Arbiter core is included in the FPGA.

Table 2 provides the addresses of the IDSEL lines on the ML410 Board.

Table 2: ML410 PCI Devices - IDSEL Lines

| Device                   | Dev ID | Vend ID | Bus | Dev | IDSEL<br>Address |
|--------------------------|--------|---------|-----|-----|------------------|
| FPGA                     | 0x0410 | 0x10EE  | 0   | 8   | AD24             |
| Ali M1535D+ South Bridge | 0x1533 | 0x10B9  | 0   | 2   | AD18             |
| ALi Pwr Mgt              | 0x7101 | 0x10B9  | 0   | 12  | AD28             |
| ALi IDE                  | 0x5529 | 0x10B9  | 0   | 11  | AD27             |
| ALi Audio                | 0x5451 | 0x10B9  | 0   | 11  | AD17             |
| ALi Modem                | 0x5457 | 0x10B9  | 0   | 3   | AD19             |
| ALi USB#1                | 0x5237 | 0x10B9  | 0   | 15  | AD31             |
| ALi USB#2                | 0x5237 | 0x10B9  | 0   | 10  | AD26             |
| TI Bridge (TI2250)       | 0AC23  | 0x104C  | 0   | 9   | AD25             |
| 3.3V PCI Slot 3          | N/A    | N/A     |     |     | AD22             |
| 3.3V PCI Slot 5          | N/A    | N/A     | 0   | 5   | AD21             |
| 5.0V PCI Slot 4          | N/A    | N/A     | 1   | 3   | AD19             |
| 5.0V PCI Slot 6          | N/A    | N/A     | 1   | 2   | AD18             |

#### ML410 XC4VFX60 Address Map

Table 3 provides the address map of the ML410 XC4VFX60.

Table 3: ML410 XC4VFX60 System Address Map

| Peripheral    | Instance         | Base Address | High Address |
|---------------|------------------|--------------|--------------|
| PLB_DDR2      | DDR_SDRAM_32Mx64 | 0x00000000   | 0x03FFFFFF   |
| OPB UART16550 | RS232_Uart_1     | 0x40400000   | 0x4040FFFF   |
| OPB INTC      | OPB_intc_0       | 0x41200000   | 0x4120FFFF   |
| PLB_PCI       | PCI32_Bridge     | 0x42600000   | 0x4260FFFF   |



Table 3: ML410 XC4VFX60 System Address Map

| Peripheral      | Instance            | Base Address | High Address |
|-----------------|---------------------|--------------|--------------|
| PLB Central DMA | plb_central_dma_0   | 0x50000000   | 0x5000007F   |
| PLB BRAM        | plb_bram_if_cntlr_0 | 0xFFFF0000   | 0xFFFFFFFF   |
| OPB SPI         | SPI_EEPROM          | 0x41308000   | 0x413080FF   |
| OPB GPIO        | LEDs_8Bit           | 0x40000000   | 0x4000FFFF   |
| OPB SysAce      | SyaACE_CompactFlash | 0x418000000  | 0x4180FFFF   |
| OPB IIC         | IIC_Bus             | 0x40800000   | 0x4080FFFF   |

The reference design contains the settings for PLB PCI generics:

- C\_INCLUDE\_PCI\_CONFIG = 1
- C\_INCLUDE\_BAROFFSET = 0
- $C_{IPIFBAR_NUM} = 2$
- $C_PCIBAR_NUM = 2$
- $C_{IPIFBAR_0} = 0x20000000$
- $C_{IPIFBAR2PCIBAR_0} = 0 \times 800000000$
- $C_{IPIFBAR_1} = 0 \times E800000000$
- $C_{IPIFBAR2PCIBAR_1} = 0x900000000$

Figure 5 shows how to specify the values of Base Address Register (BAR) generics in EDK.



Figure 5: Specifying the Values of Generics in EDK



Setting C\_INCLUDE\_PCI\_CONFIG = 1 configures the bridge as a host bridge. When C\_INCLUDE\_BAR\_OFFSET = 0, the C\_IPIFBAR2PCIBAR\_\* generic(s) are used in address translation instead of IPIFBAR2PCIBAR\_\* registers. Setting C\_IPIFBAR\_NUM = 2 specifies that there are two address ranges for PLB to PCI transactions. Setting C\_PCIBAR\_NUM = 2 specifies that two address ranges are used for PCI to PLB transactions.

Figure 6 provides a functional diagram of the PLB PCI Full Bridge core. The three functions of the core are the PLB IPIF, the v3.0 PCI Core, and the IPIF/v3.0 Bridge.



Figure 6: PLB PCI Functional Diagram

#### **Implementation Results**

The resource utilization in the reference design is shown in Table 4.

Table 4: Design Resource Utilization

| Resources       | Used | Available | Utilization (%) |
|-----------------|------|-----------|-----------------|
| Slice registers | 8259 | 50560     | 16              |
| Slice LUTs      | 8209 | 50560     | 18              |
| DCM_ADV         | 2    | 12        | 16              |
| Block RAM       | 40   | 232       | 17              |

Setting C\_INCLUDE\_PCI\_CONFIG = 1 configures the bridge as a host bridge. When C\_INCLUDE\_BAR\_OFFSET = 0, the C\_IPIFBAR2PCIBAR\_\* generic(s) are used in address translation instead of IPIFBAR2PCIBAR\_\* registers. Setting C\_IPIFBAR\_NUM = 2 specifies that there are two address ranges for PLB to PCI transactions. Setting C\_PCIBAR\_NUM = 2 specifies that two address ranges are used for PCI to PLB transactions.

#### **ML555 PCI/PCI Express Evaluation Platform**

In this reference design, the PLB PCI in the XC4VFX60 on the ML410 board interfaces to the PCI core in the Virtex-5 ML555 PCI/PCI Express Embedded Development Platform. The ML555 board uses the Xilinx XC5VLX50T device in the 1136 pin package.

Table 5 provides the address map for the XC5VLX50T.

Table 5: ML555 Address Map

| Instance              | Base Address | High Address |
|-----------------------|--------------|--------------|
| DLMB_CNTLR/ILMB_CNTLR | 0x00000000   | 0x00001FFF   |
| RS232_Uart_1          | 0x84000000   | 0x8400FFFF   |
| pci_0                 | 0x42600000   | 0x4260FFFF   |
| DDR_SDRAM_64Mx32      | 0x9000000    | 0x9FFFFFFF   |
| LEDs_8Bit             | 0x81400000   | 0x8140FFFF   |
| debug_module          | 0x84400000   | 0x8440FFFF   |

Table 5: ML555 Address Map

| Instance            | Base Address | High Address |
|---------------------|--------------|--------------|
| xps_intc_0          | 0x81800000   | 0x8180FFFF   |
| xps_central_dma_0   | 0x81810000   | 0x8181FFFF   |
| xps_bram_if_cntlr_1 | 0x8A208000   | 0x8A20FFFF   |

The ML555 includes a 64-bit PCI edge connector, 128 MB (or 256 or 512 MB) DDR2 SDRAM memory, RS232C port, LED displays, XCF32P-FSG48C Platform Flash configuration PROM, and a JTAG port. The MicroBlaze microprocessor is used.

Figure 7 shows the principle interface blocks when transferring data between the PLB PCI Bridge in the XC4VFX60 on the ML410 board and the PCI Bridge in the XC5VLX50T on the ML555 board.

The application note, XAPP999 Reference System: PLBv46 PCI in a ML555 Embedded Development Platform, provides a link to the ML555 system.



Figure 7: Interfacing ML410 PLB PCI with ML555 PCI

#### Configuration of PLB PCI on the ML410 Board

For the PLB PCI bridge to perform transactions on the PCI bus, the PCI LogiCORE IP v3.0 core must be configured using configuration transactions from either the PCI-side or from the PLB side. In this reference design the ML410 PLB PCI is configured as a host bridge from the PLB side. The IDSEL input of the v3.0 is connected to the address ports specified in Table 2, and the IDSEL port of the PLB PCI is unused.

The following steps are used to write the configuration header.

- 1. Configure the Command and Status Register. The minimum that must be set is the Bus Master Enable bit in the command register. For memory transactions, set the memory space bit. For I/O transactions, set the I/O space bit.
- Configure the Latency Timer to a non-zero value, usually 0xFF.
- 3. Configure at least one BAR. Configure additional BARs as needed for other memory/IO address ranges.

The v3.0 core configures itself only after the Bus Master Enable bit is set and the latency timer is set to avoid time-outs. If the v3.0 core latency timer remains at the default 0 value, configuration writes to remote PCI devices do not complete, and configuration reads of remote PCI devices terminate due to the latency timer expiration. Configuration reads of remote PCI devices with the latency timer set to 0 return 0xFFFFFFFF.



#### Configuration of PCI on the ML555 PCI/PCI-X Board

When the ML555 is inserted into the ML410 PCI slot P3, the PLB PCI Bridge in the XC4VFX60 FPGA interfaces to an PLB PCI Bridge in the XC5VLX50T FPGA. To configure the XC5VLX50T, connect the Xilinx Download (USB or Parallel IV) cable to the ML555 JTAG port, and use Impact to download the download.bit file. After downloading the XC5VLX50T FPGA bit file, the PCI functionality in the ML555 is configured using Configuration write transactions from the ML410 PLB PCI.

## Running the Reference System using the Pre-Built Bitstream and the Compiled Software Applications

Use the steps below to run the system.

- 1. Change to the m1410 ppc plb pci/ready for download directory.
- 2. Use iMPACT to download the bitstream. impact -batch xapp945.cmd
- Invoke XMD and connect to the MicroBlaze processor.
   xmd -opt xapp945.opt
- Download the executable. dow ready\_for\_download/pci\_dma.elf
   or

dow ready for download/hello pci.elf

#### **Executing the Reference System from EDK**

Use the steps below to execute the system using XPS.

- 1. Select **File** → **Open** system.xmp.
- 2. Use **Hardware** → **Generate Bitstream** to generate a bitstream.
- 3. Download the bitstream to the board using **Device Configuration**  $\rightarrow$  **Download Bitstream**.
- 4. Run **Device Configuration** → **Update Bitstream** to generate bootloop.
- 5. Build hello pci and pci dma software applications.
- 6. Invoke XMD with **Debug** → **Launch XMD**.
- Download the executable by the following command. dow hello\_pci/executable.elf

or

dow pci dma/executable.elf

### Verifying the Reference Design with the Xilinx Microprocessor Debugger

After downloading the bitstream file and writing to the configuration header, execute the following steps to verify that the ML410 reference design is set up correctly.

- 1. Configure the v3.0 Command Register, Latency Timer, and BAR(s).
- 2. Read the configuration header.
- 3. Configure the Command Register, Latency Timer, and BAR(s) of the other devices in the system.
- 4. Read the configuration headers of the other devices in the system.
- 5. Perform a memory read of one of the IPIF BARs.



6. Perform a memory write of one of the IPIF BARs.

Verification is done using either Xilinx Microprocessor Debugger (XMD) or the software projects discussed later. TCL scripts of XMD commands are provided in ml410\_ppc\_plb\_pci/xmd\_commands. The 410\_555.tcl script configures and verifies the ML410 and ML555 PCI cores. To run this script from xmd\_commands, enter

```
xmd -tcl 410_555.tcl
```

at the command prompt. The XMD commands in the 410\_555.tcl file, partially listed in Figure 8, write to the Configuration Address Port and to the Configuration Data Port to program the Configuration Space Header. The Command/Status Register, Latency Timer, and Base Address Registers of the ML410 and ML555 PLBv46 PCI cores are written and read.

```
Shell - Konsole <2>
puts $outfile "Configure the ML410 PLB PCI.
puts $outfile "Writing 0x00400080 to ML410 CAP : Device ID/Vendor ID"
puts $outfile [mwr 0x4260010C 0x00400080]
puts $outfile "Reading CDP at 0x42600110 : Device ID / Vendor ID"
puts $outfile [mrd 0x42600110 1]
puts $outfile "Writing 0x04400080 to ML410 CAP : CSR"
puts $outfile [mwr 0x4260010C 0x04400080]
puts $outfile "Writing 0x086002002 to ML410 CSR at 0x42600110"
puts $outfile [mwr 0x42600110 0x86002002]
puts $outfile "Reading ML410 CDP at 0x42600110 : CSR Expecting 0x46050002"
puts $outfile [mrd 0x42600110 1]
puts $outfile "Writing 0x08400080 to ML410 CAP (CC/Rev ID)"
puts $outfile [mwr 0x4260010C 0x08400080]
puts $outfile "Reading ML410 Class Code /Rev ID"
puts $outfile [mrd 0x42600110 1]
puts $outfile "Writing ML410 0x0C400080 LT "
puts $outfile [mwr 0x4260010C 0x0C400080]
puts $outfile "Writing ML410 0x00FF0000 to LT CDP"
puts $outfile [mwr 0x42600110 0x00FF0000]
puts $outfile "Reading ML410 CDP at 0x42600110 : Expecting LT = 0x00FF0000"
puts $outfile [mrd 0x42600110 1]
puts $outfile "Writing 0x10400080 ML410 BARO CAP"
puts $outfile [mwr 0x4260010C 0x10400080]
puts $outfile "Writing ML410 BARO = 0×60000000"
puts $outfile [mwr 0x42600110 0x00000060]
puts $outfile "Reading ML410 BAR0"
puts $outfile [mrd 0x42600110 1]
puts $outfile "Writing 0x14400080 ML410 BAR1 CAP"
puts $outfile [mwr 0x4260010C 0x14400080]
puts $outfile "Writing ML410 BAR1 = 0xA0000000"
puts $outfile [mwr 0x42600110 0x000000A0]
puts $outfile "Reading ML410 BAR1"
   🐫 New
                A Shell
                                                                                              X945 08 092107
```

Figure 8: Excerpts from 410 555.tcl

#### **Software Projects**

The reference system contains the following software projects.

**hello\_pci.** This project enables master transactions, sets the latency timer, defines the bus number/subordinate bus number, and scans the PCI bus configuration space headers.

**pci\_dma.** This project runs DMA operations. The user sets the source address, destination address, and DMA length. This code is used for DMA operations between a variety of source and destination addresses.



Figure 9 shows the parameters in pci\_dma.c which can be edited to run DMA transactions between different memory regions.

```
define MEM_0_BASEADDR 0x20000000
define MEM_1_BASEADDR 0x20002000
...

DMALength = 1024
```

Figure 9: Defining Source and Destination Addresses, Length in pci\_dma.c

#### **DMA Transactions**

Many of the XMD scripts and C code examples generate Direct Memory Access (DMA) operations. DMA transactions are initiated by writing to the Control, Source Address, Destination Address, and Length registers of the DMA controller. Table 6 provides these register locations of the XPS Central DMA controller.

Table 6: XPS Central DMA Registers

| DMA Register                 | Address           |
|------------------------------|-------------------|
| Control Register             | C_BASEADDR + 0x04 |
| Source Address Register      | C_BASEADDR + 0x08 |
| Destination Address Register | C_BASEADDR + 0x0C |
| Length Register              | C_BASEADDR + 0x10 |

An example of XMD code which generates DMA transactions is given in Figure 10.

```
# Write DMA Control Register
mwr 0x80200004 0xC00000004
# Write DMA Source Address Register
mwr 0x80200008 0x20000000
# Write DMA Destination Address Register
mwr 0x8020000C 0x20002000
# Write DMA Length
mwr 0x80200010 64
```

Figure 10: Generating DMA Transactions

X945\_10\_010808



The pci\_dma.c code consists of the four functions in the functional diagram in Figure 11. The Barberpole Region function provides a rotating data pattern on the memory located at the source address. The Zero Region function sets the memory located at the destination address to all zeroes. The DMA Region function performs a DMA transaction of data located at the source address to the memory at the destination address. The Verify function verifies that data at the source address and destination address are equal.



Figure 11: Functional diagram of pci\_dma.c

Figure 12 show the Hyperterminal output when running the pci\_dma/executable.elf. In the figure, the program is run twice, first with a length = 100, then with a length = 400.

```
🌯 t - HyperTerminal
File Edit View Call Transfer Help
Entering BarberPoleRegion() --
  StartAddress = 20000000
Length = 00000100
      Exiting BarberPoleRegion() --
Entering ZeroRegion() --
      Entering main()
  -- Entering main()
DMA example
MEM_0 StartAddress = 20000000
MEM_1 StartAddress = 20002000
-- Entering BarberPoleRegion() --
StartAddress = 20000000
  Length = 00000100
       Exiting BarberPoleRegion() --
       Entering ZeroRegion()
      Entering main()
  DMA example
MEM_0 StartAddress = 20000000
MEM_1 StartAddress = 20002000
-- Entering BarberPoleRegion() --
  StartAddress = 20000000
Length = 00000400
       Exiting BarberPoleRegion() --
       Entering ZeroRegion()
Connected 18:10:00
                      Auto detect
                                   9600 8-N-1
                                                                                                                             X945_12_010808
```

Figure 12: pci\_dma.c output



#### Running the Applications

The pci\_dma and hello\_pci projects are shown in Figure 13. Make the hello\_pci project active and the remaining software projects inactive.



Figure 13: Software Projects

With the hello\_pci project selected, right click to build the project. Connect a serial cable to the RS232C port on the ML410 board. Start a HyperTerminal. Set the baud rate to **9600**, number of data bits to **8**, no parity, and no flow control, as shown in Figure 14.



Figure 14: HyperTerminal Parameters



From XPS, start XMD and enter connect ppc hw and rst at the XMD prompt. Invoke GDB and select Run to start the application as shown in Figure 15. The hello\_pci.c code, originally written for the OPB PCI on the ML310 Embedded Development Platform, runs without modifications on this reference system.

```
🌯 t - HyperTerminal
 Tie Edit View Call Transfer Hel
PCI Test:
  PCI Test
 Scan PCI Config Regs of ML410 Xilinx PCI Core (AD24):
Offset=00:030010EE Offset=04:02000546 Offset=08:0600001A
                                                                                     Offset=0C:0000FF00
    Offset=18:00000000
                                                                                     Offset=1C:00000000
    Offset=20:00000000 Offset=24:00000000
                                                          Offset=28:000000000
                                                                                     Offset=2C:BEEFB0DE
                                                                                     Offset=3C:543201FF
    Offset=30:00000000 Offset=34:00000000
                                                          Offset=38:00000000
 Enable Master Transactions on Xilinx PCI Core:
 Status/Command Reg of Xilinx PCI Core = 02000546
Set Max LAT Timer on Xilinx PCI Core:
Status Reg (0xC) in Xilinx PCI Core = 0000FF00
 Set Bus Num and Subordinate bus Num on Xilinx PCI Core:
Bus Num/Sub Bus Num Reg (0x114) in Xilinx PCI Core = 01000000
Scan PCI Config Regs of South Bridge (AD18):
Offset=00:153310B9 Offset=04:0210000F Offset=08:06010000
                                                                                     Offset=0C:000000000
    Offset=10:000000000
                              Offset=14:000000000
                                                          Offset=18:00000000
                                                                                     Offset=1C:00000000
    Offset=20:000000000
                               Offset=24:000000000
                                                          Offset=28:000000000
                                                                                     Offset=2C:153310B9
    Offset=30:000000000
                                                          Offset=38:000000000
                                                                                     Offset=3C:000000000
                               Offset=34:0000000A0
Connected 0:01:04
                  Auto detect
                             9600 8-N-1
                                                        NUM
```

X945\_15\_010808

Figure 15: Running hello\_pci

# Using the ChipScope Analyzer with PLB PCI

The Chipscope Analyzer is used to debug hardware problems. Debugging can be done at either the system or PLB PCI core level. To analyze PLB PCI internal signals, insert the Chipscope Analyzer cores into pci32\_bridge\_wrapper.ngc. To analyze signals involving multiple cores, insert the Chipscope Analyzer cores into system.ngc. The flow for using the two debugging methods differs. Below, an outline of the steps for debugging at the system level is provided. This is followed by a detailed list of steps for debugging at the core level.

#### Inserting Chipscope Analyzer at the System Level

The following steps insert the Chipscope Analyzer cores into the system.

- 1. In XPS, select Hardware → Generate Netlist.
- 2. From the command prompt in the implementation directory, run

ngcbuild -i system.ngc system2.ngc

Invoke ChipScope Inserter. To specify the input file in the **Inserter Input Design Netlist** dialog box, browse to the system2.ngc file created in step 2. Define the Clock, Trigger, and Data signals in Inserter, and generate the ICON and ILA cores. The <a href="mailto:chipscope/ml410\_ppc\_pllb\_pci\_scs.cdc">chipscope/ml410\_ppc\_pllb\_pci\_scs.cdc</a> file provides an example of signals to monitor.

- 3. From ml410\_ppc\_plb\_pci/implementation, copy the file displayed in the Inserter Output Design Netlist dialog box, usually system2.ngo, to system.ngc in the implementation directory.
- 4. In XPS, run **Hardware** → **Generate Bitstream**.

The chipscope/ml410\_ppc\_plb\_pci\_scs.cpj file is the Analyzer project.



#### Inserting Chipscope Analyzer at the PLB PCI Core Level

The ml410\_ppc\_plb\_pci/chipscope/plb\_pci\_ccs.cdc file is used to insert an ILA core into the pci32\_bridge\_wrapper core. Do the following steps to insert a core and analyze PLB PCI problems with the Chipscope Analyzer.

- 1. Invoke XPS. Select Hardware → Generate Netlist.
- 2. Run Start → Programs → ChipScope Pro → ChipScope Inserter
- 3. From ChipScope Inserter, run File Open  $\rightarrow$  plb\_pci\_ccs.cdc.

Figure 16 shows the ChipScope Inserter setup GUI after File Open → plb\_pci\_ccs.cdc.



Figure 16: ChipScope Inserter Setup

The PCI\_Monitor signals are the PCI bus signals: AD, CBE, and the remaining PCI Bus signals. Table 7 defines the functionality of the PCI\_Monitor signals. The Filter Pattern \*PCI\_Monitor\* is used to locate the PCI signals.

Table 7: PCI Monitor Signals

| Bit Position | PCI Signal |
|--------------|------------|
| 0            | FRAME_N    |
| 1            | DEVSEL_N   |
| 2            | TRDY_N     |
| 3            | IRDY_N     |
| 4            | STOP_N     |
| 5            | IDSEL_int  |
| 6            | INTA       |
| 7            | PERR_N     |



Table 7: PCI Monitor Signals

| Bit Position | PCI Signal  |  |
|--------------|-------------|--|
| 8            | SERR_N      |  |
| 9            | Req_N_toArb |  |
| 10           | PAR         |  |
| 11           | REQ_N       |  |
| 12:43        | AD          |  |
| 44:47        | CBE         |  |

5. The GUI for making net connections are shown in Figure 17. Click **Next** four times to move to the Modify Connections window. The nets from plb\_pci\_ccs.cdc are displayed.

In some analysis, additional nets are required. The Filter Pattern is used to find net(s). As an example of using the Filter Pattern, enter \*ack\* in the dialog box to locate acknowledge signals as SI\_AddrAck. In the Net Selections area, select either Clock, Trigger, or Data Signals. Select the net and click **Make Connections** 

Signal(s) with an invalid connection(s) are displayed in red. Correct Clock, Data, or Trigger signals displayed in red.



Figure 17: Making Net Connections in ChipScope Inserter

6. Click Insert to insert the core into pci32\_bridge\_wrapper.ngo. In the ml410\_ppc\_plb\_pci/implementation directory, copy pci32\_bridge\_wrapper.ngo to pci32\_bridge\_wrapper.ngc.



8. In XPS, run Hardware  $\rightarrow$  Generate Bitstream and Device Configuration  $\rightarrow$  Download Bitstream. Do not rerun Hardware  $\rightarrow$  Generate Netlist, as this overwrites the

implementation/pci32\_bridge\_wrapper.ngc produced by the step above. Verify that the file size of the pci32\_bridge\_wrapper.ngc with the inserted core is significantly larger than the original version.

9. Invoke ChipScope Pro Core Analyzer by selecting

#### $Start \rightarrow Programs \rightarrow ChipScope Pro \rightarrow ChipScope Pro Analyzer$

Click on the Chain icon located at the top left of Analyzer GUI. Verify that the message in the transcript window indicates that an ICON is found.

10. The ChipScope Analyzer waveform viewer displays signals named DATA\*. To replace the DATA\* signal names with the familiar signal names specified in ChipScope Inserter, select **File**  $\rightarrow$  **Import** and enter m1410 ppc plb pci ccs.cdc in the dialog box.

The Chipscope Analyzer waveform viewer is more readable when buses rather than discrete signals are displayed. Select the **32 PLB\_ABus<\*>** signals, click the right mouse button, and select **Add to Bus** → **New Bus**. With **PLB\_ABus<0:31>** in the waveform viewer, select and delete the 32 discrete **PLB\_ABus<\*>** signals. Repeat this for the PLB data buses. Make PCI Bus signals by creating a new bus for PCI\_Monitor(44:47). Rename PCI\_Monitor(44:47) PCI\_CBE. Create a bus for PCI\_Monitor(12:43), renaming it PCI AD.The signals are displayed as buses as shown in Figure 18.

Note: The Reverse Bus Order operation option is useful for analyzing values of bus signals in Analyzer.



Figure 18: Creating Buses in ChipScope Analyzer



11. Set the trigger in the Trigger Setup window. The trigger used depends on the problem being debugged. For example, if debugging a configuration transaction from the ML410 PLB PCI, trigger on an PLB address of C\_BASEADDR + 0x10C. If debugging a problem configuring from the PCI side, trigger on the PCI\_CBE for a configuration write on CBE. Simpler triggers are PCI\_FRAME\_N and PA\_Valid.

Arm the trigger by selecting **Trigger Setup**  $\rightarrow$  **Arm**, or clicking on the **Arm** icon.

12. Run **XMD** or **GDB** to activate trigger patterns which cause the Chipscope Analyzer to display waveform output. For example, set the trigger to PA\_Valid and run

xmd -tcl xmd\_commands/410\_555.tcl
at the command prompt.

13. The Chipscope Analyzer results are analyzed in the waveform window, as shown in Figure 19. This figure shows the bus signals generated in Step 10. To share the results with remote colleagues, save the results in the waveform window as a Value Change Dump (vcd) file. The vcd files can be translated and viewed in most simulators. The vcd2w1f translator in ModelSim reads a vcd file and generates a ModelSim waveform log file (wlf) file for viewing in the ModelSim waveform viewer. The vcd file can be opened in the Cadence Design System, Inc. Simvision design tool by selecting **File** → **Open Database**.



Figure 19: ChipScope Analyzer Results

After running the Chipscope Analyzer, it is sometimes necessary to revise the Trigger or Data nets used in a debug operation in Inserter. If the Inserter and Analyzer projects are saved, they can be re-opened, so that only edits need be made.

The ml410\_ppc\_plb\_pci\_ccs.cpj provides an Analyzer project.



#### **Linux Kernel**

XAPP 765 provides an introduction for new users of Monta Vista Linux. The steps to build and boot a Linux kernel are given below. Steps 1-3, 7, 8 are run on a Linux machine with MontaVista Professional Edition installed.

- Add /opt/montavista/pro/host/bin and /opt/montavista/pro/devkit/ppc/405/bin to \$PATH.
- 2. Create and change to the m1410 ppc plb pci/linux directory.
- 3 Rur

```
tar cf - -C /opt3/montavista/pro/devkit/lsp/xilinx-ml40x-
ppc 405/linux-2.6.10 mvl401/ . | tar xf -
```

- 4. To generate the Linux LSP in XPS, enter Software → Software Platform Settings. Select Kernel and Operating Systems, then select OS: linux\_2\_6 and Version: 1.00.b.
- 5. Under **OS** and **Libraries**, set the entries as shown in Figure 20.



Figure 20: Software Platform Setting Setup

Verify that the target directory is the same as the directory containing the Linux source.



6. Click Connect\_Periphs and add the OPB\_INTC, PLB\_PCI, and OPB16550 peripherals, using the instance names shown in Figure 21.



Figure 21: Connected Peripherals

#### Click OK.

7. Select **Software**  $\rightarrow$  **Generate Libraries and BSPs** to generate the LSP in ml410\_ppc\_plb\_pci/linux.



8. The ml410\_ppc\_plb\_pci/linux/.config is used to define the contents of the Linux kernel. Run make oldconfig.

An alternative is to enter make xconfig as shown in Figure 22 and generate a new .config using the following options.



Figure 22: make xconfig

Select General Setup

Enable PCI. Disable PS/2 keyboard. Change to /dev/ram for booting from ramdisk.

Select ATA/IDE/MFM/RLL support.

Enable Enhanced IDE/MFM/RLL disk/cdrom/tape/floppy support.

Enable Include IDE/ATAPI CDROM support. Enable Generic PCI IDE chipset support.

Enable Include IDE/ATA-2 DISK support.

Enable ALI M15x3 chipset support.

Enable PROMISE PDC202 {46|62|65|68|69|70} support.

Enable SCSI support. Enable SCSI disk support.

Enable SCSI CD-ROM support.

Enable SCSI generic support.

Enable SCSI low-level drivers.

Enable Adaptec AHA152X/2825, Adaptec AHA1542, and Adaptec AHA1740 support.

Select Network Device Support → Ethernet (10 or 100), enable 3Com devices.

Enable Vortex if using the 3Com PCI card.



Enable EISA, VLB, PCI and on board controllers.

Enable DECchip Tulip (dc2lx4x) PCI, support, EtherExpressPro/100 support, National Semiconductor DB8381x..., and SMC EtherPowerII

Select Console Drivers. Disable Frame Buffer Support.

Select Input Core Support. Disable all.

Select **Character Devices**. Disable Virtual. Leave Serial enabled. Disable Xilinx GPIO and Touchscreen.

Enable USB support.

- 9. Run make zImage.initrd. Verify that the zImage.initrd.elf file is in the ml410 ppc plb pci/linux/arch/ppc/boot/images directory.
- 10. Use Impact to download implementation/download.bit to the XC4VFX60 device. Either select Device Configuration → Download Bitstream from XPS or run the following command from the command prompt:

```
impact -batch etc/download.cmd
```

11. Invoke XMD. From the ml410\_ppc\_plb\_pci/linux directory, enter the following commands in the XMD window:

rst

dow arch/ppc/boot/images/zImage.initrd.elf
con

- 12. The HyperTerminal window displays the Linux boot process. Login as root. Enter cd / and ls -1 to view the contents of the mounted Linux partition.
- 13. Enter ./lspci -vv to view the PCI devices. For each line of output, the first two digits represent the PCI bus number, followed by the device number and function number.
- 14. An alternative to downloading the Linux kernel executable is to load it into CompactFlash. The file used uses an ace file extension. To generate an ace file, run the command below from the ml410\_ppc\_plb\_pci directory.

```
xmd -tcl ../genace.tcl -jprog -hw ../implementation/system.bit -ace
../implementation/ace_system_hw.ace -board ML410
```

Copy the ace file to a 64-512 MB CompactFlash (CF) card in a CompactFlash reader/writer. Remove the CF card from the CF reader/writer and insert it into the CompactFlash slot (J22) on the ML410 board. Power up the board, and view Linux booting in the HyperTerminal window.

#### Reference Design Matrix

The reference design matrix is shown in Table 8.

Table 8: Reference Design Matrix

| General                                                                                                       |                |  |  |
|---------------------------------------------------------------------------------------------------------------|----------------|--|--|
| Developer Name                                                                                                | Xilinx         |  |  |
| Target devices (stepping level, ES, production, speed grades)                                                 | Virtex-5 LX50T |  |  |
| Source code provided                                                                                          | No             |  |  |
| Source code format                                                                                            | VHDL           |  |  |
| Design uses code/IP from an existing reference design/application note, 3rd party, or CORE Generator software | No             |  |  |
| Simulation                                                                                                    |                |  |  |
| Functional simulation performed                                                                               | No             |  |  |
| Timing simulation performed                                                                                   | No             |  |  |



Table 8: Reference Design Matrix

| Testbench used for functional simulations provided                           | No          |  |  |
|------------------------------------------------------------------------------|-------------|--|--|
| Testbench format                                                             | N/A         |  |  |
| Simulator software used/version (i.e., ISE software, Mentor, Cadence, other) | N/A         |  |  |
| SPICE/IBIS simulations                                                       | No          |  |  |
| Implementation                                                               |             |  |  |
| Synthesis software                                                           | XST         |  |  |
| Implementation software tools used/versions                                  | ISE9.2i SP3 |  |  |
| Static timing analysis performed                                             | Yes         |  |  |
| Hardware Verification                                                        |             |  |  |
| Hardware verified                                                            | Yes         |  |  |
| Hardware platform used for verification                                      | ML410/ML555 |  |  |

#### References

- 1. DS207 PCI 64/32 Interface v3.0 Data Sheet
- 2. UG159 LogiCORE IP Initiator/Target v3.1 for PCI
- 3. UG262 LogiCORE IP Initiator/Target v4.5 for PCI
- 4. <u>UG085</u> ML410 Embedded Development Platform User Guide
- 5. UG044 ChipScope ILA Tools Tutorial
- 6. UG201 Virtex-5 ML555 Development Kit for PCI/PCI Express Designs User Guide
- 7. UG241 OPB PCI v1.02a User Manual
- 8. XAPP765 Getting Started with EDK and MontaVista Linux
- 9. XAPP998 PCI Bus Performance Measurements using the Vmetro Bus Analyzer
- 10. XAPP999 Reference System: PLBv46 PCI Using the ML555 Embedded Development Platform
- 11. XAPP1001 Reference System: PLBv46 PCI Using the Avnet Spartan-3 Evaluation Board

## Revision History

The following table shows the revision history for this document.

| Date     | Version | Revision                           |
|----------|---------|------------------------------------|
| 10/03/07 | 1.0     | Initial Xilinx release.            |
| 2/8/08   | 1.1     | Updated with references to PLBv46. |

#### Notice of Disclaimer

Xilinx is disclosing this Application Note to you "AS-IS" with no warranty of any kind. This Application Note is one possible implementation of this feature, application, or standard, and is subject to change without further notice from Xilinx. You are responsible for obtaining any rights you may require in connection with your use or implementation of this Application Note. XILINX MAKES NO REPRESENTATIONS OR WARRANTIES, WHETHER EXPRESS OR IMPLIED, STATUTORY OR OTHERWISE, INCLUDING, WITHOUT LIMITATION, IMPLIED WARRANTIES OF MERCHANTABILITY, NONINFRINGEMENT, OR FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT WILL XILINX BE LIABLE FOR ANY LOSS OF DATA, LOST PROFITS, OR FOR ANY SPECIAL, INCIDENTAL, CONSEQUENTIAL, OR INDIRECT DAMAGES ARISING FROM YOUR USE OF THIS APPLICATION NOTE.