### **Outline**



- 1. Why supercomputers?
- 2. Modern processors
- 3. Basic optimization techniques for serial code
  - → Motivation for serial code tuning
  - → Monitoring
    - → Event- & sample-driven triggers
      - →Overview
      - → Basic block counting
      - → Instrumentation
      - → PC sampling
    - → Profiling & tracing
    - → Hardware performance counters
    - →Overview of tools
  - → Evolution of performance aspects

- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## Scalability Myth: Code scalability is the key issue



### Lore 1

In a world of highly parallel computer architectures only highly scalable codes will survive

#### Lore 2

Single core performance no longer matters since we have so many of them and use scalable codes

## Scalability Myth: Code scalability is the key issue





!\$OMP PARALLEL DO parallel program do k = 1 , Nkdo j = 1 , Nj; do i = 1 , Ni

y(i,j,k) = b\*(x(i-1,j,k) + x(i+1,j,k) + x(i,j-1,k) +x(i,j+1,k) + x(i,j,k-1) + x(i,j,k+1)

enddo; enddo enddo !\$OMP END PARALLEL DO

Changing only the compile options makes this code scalable on an 8-core chip

Parallel program is X times faster than serial program.



# Scalability Myth: Code scalability is the key issue







## Improving single core performance



- Serial code optimization/ tuning makes code more efficient on single processors and thus can reduce the overall amount of needed compute power
  - → Resources can be put to better use
  - → Must be the first goal when optimizing an existing parallel code

#### How to do?

- 1. Find out where most of the runtime is spent (collect data)
  - Statically analysis of code or
  - → Retrieving information about a programs runtime behavior
     (e.g. by profiling) → dynamic approach
  - Usually one determines how much
     time is spent in certain functions to possibly identify hot spots



## Improving single core performance



### Hot spots

- → Parts of the program that require the dominant fraction of the total runtime
- → 90/10 law: 90% of the runtime in a program is spent in 10% of the code
  - → From experience: nowadays, it's not so easy anymore
  - → Still: Hot spot analysis is important

### How to do? - continued

- 2. Find out why most of the runtime is spent there (analyze data)
  - → Determine which factors stall performance (e.g. by hardware counters)
- 3. Optimize your code to get a decreased runtime
- 4. Test the correctness of code & its performance
  - Test size not too small, since performance behavior changes with the size of the memory consumption
  - not too large, since the tests need to be done quite often to compare tuning steps
  - Start with step (1) if test not successful

### **Outline**



- 1. Why supercomputers?
- 2. Modern processors

## 3. Basic optimization techniques for serial code

- → Motivation for serial code tuning
- **→** Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **Monitoring**



- A common method for optimization is monitoring a system's activities
- Reasons to monitor activities on a system
  - → System programmer:
    - → Determine frequently executed portions of a program to target them for further optimization
  - → System manager:
    - → Measure resource utilization and determine performance bottlenecks
    - → System parameter tuning
  - → System Analyst:
    - →Use profiling data to characterize the workload for capacity planning

## **Monitoring terminology**



#### Event

- → Pre-defined change in the system's state
- → Definition depends on measured metric
  - → E.g. memory reference, processor interrupts, application processing, disk access, network activity

### Profile

- → Aggregated picture of an application program
- → E.g. accumulated runtime spent in each function

### Trace

- → A log/sequence of individual events
- Includes event type and important system parameters

### Overhead

→ Perturbation introduced by the monitoring technique

### **Monitor classifications**



### Level of monitor implementation

- → Hardware monitor
- → Software monitor
- → Hybrid

## Trigger mechanisms

- → Event-driven
- → Sample-driven

## Recording

- → Profiling
- → Tracing

### Displaying ability

- → On-line
- → Batch/Post mortem

### **Outline**



- 1. Why supercomputers?
- 2. Modern processors
- 3. Basic optimization techniques for serial code
  - → Motivation for serial code tuning
  - **→** Monitoring
    - → Event- & sample-driven triggers
      - →Overview
      - → Basic block counting
      - → Instrumentation
      - → PC sampling
    - → Profiling & tracing
    - → Hardware performance counters
    - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **Event-driven triggers**



- Measures performance only when the pre-selected event occurs
- Modify system to record event
- Infrequent events → small overhead
- Frequent events → large overhead
- Can significantly alter program behavior
- Overhead assessment not easy
- Good for tools with low-frequency events

## **Event-driven triggers – Example**







7 of 7 events are observed

## Sample-driven triggers



- Performance is measured over snapshots at fixed time intervals
- Overhead of this technique is independent of the number of specific events
  - → It depends on the frequency of snapshots taken (sampling frequency)
- Will not measure every occurrence of a specific event
- Produces statistical view on the overall behavior of a system
  - → Infrequent events may not be covered
- Only very long runs are likely to produce comparable results

## **Sample-driven triggers – Example**







Only 3 of 7 events are observed in 5 samples

## **Trigger comparison**



|              | <b>Event Trigger</b>                                                    | Sample Trigger                                          |  |
|--------------|-------------------------------------------------------------------------|---------------------------------------------------------|--|
| Precision    | Exact                                                                   | Probabilistic                                           |  |
| Perturbation | O(f(N_events))                                                          | Fixed                                                   |  |
| Overhead     | O(f(N_events))  Depends on:  Event types instrumented  Program behavior | Constant  Depends on: Sampling rate Overhead per sample |  |
|              | <ul><li>Overhead per<br/>event</li></ul>                                |                                                         |  |

### Interval timers



#### Measure execution time

→ Based on the concept of measuring actual clock cycles

### Types

- → Hardware counters (see later)
  - → Counter of *N*-bit precision
  - → Value is number of clock cycles since initialization
- → Software timers
  - → Based on interrupts initiated by hardware
  - → Value is count of interrupts

### Some problems

- → Timer resolution determines quantization error
  - → Very short events might be missed
- → Counters can overflow

The lecture *Performance and correctness* analysis of parallel programs will go more into different interval timers and their problems.

### **Outline**



- 1. Why supercomputers?
- 2. Modern processors
- 3. Basic optimization techniques for serial code
  - → Motivation for serial code tuning
  - **→** Monitoring
    - → Event- & sample-driven triggers
      - →Overview
      - → Basic block counting
      - → Instrumentation
      - → PC sampling
    - → Profiling & tracing
    - → Hardware performance counters
    - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **Basic block counting**



- A basic block is a sequence of instructions that has no branches in or out of the sequence
- Add instructions to the block to count the number of times the block is executed
- After termination: Measurements form an execution histogram
- Difference to sampling
  - → Block counting gives the exact number of times a block was executed
- Due to significant runtime overhead, block counting can have a severe impact on a program's behavior/performance
- Overhead: Added instructions, changed memory access

### **Outline**



- 1. Why supercomputers?
- 2. Modern processors

## 3. Basic optimization techniques for serial code

- → Motivation for serial code tuning
- **→** Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - →Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

### Instrumentation



### Instrumenting a program means

→ Putting additional instructions into the program for monitoring certain components (usually at least runtime)

## Instrumented code triggers events (during runtime)

→ E.g. on entering and exiting a certain function/ basic block

### Implemented by

- → Source code modification (manual instrumentation)
- → Software exceptions
- → Emulation
- → Library
- → Modification by the compiler

## Source code modifications by manual instrumentation



- Requires the programmer to add instrumentation statements to his source code manually
  - → Adds overhead due to additional executed instructions

### Advantage

- → Programmer can choose which part of the program is worth measuring
  - → Enables a pre-selection of possible hotspots

### Disadvantage

- → Not automatic → time consuming
- → Error prone
- → Non-experienced programmers may think that they have a clear understanding of the program's workflow and miss non-obvious hotspots

## **Software exceptions**



- Certain types of processors support software exceptions just before the execution of each instruction
- Exception handler can be installed to interpret the instruction and its operands
- Advantages
  - → Very accurate
  - → Very detailed
- Disadvantages
  - → By far too detailed in most cases
  - → Too low-level to enable an easy interpretation of workflow

### **Emulation**



- An emulator is a program that makes the system it is running on look like something completely different to the outside
- JVM is an application that
  - → interprets Java byte-code
  - > translates it into machine instructions
  - → emulates a processor that can interpret java byte-code instruction format
- Tracing is easily implemented then but
  - → Emulation is slow compared to native code execution

### Libraries



- Parallel programs often use communication or runtime libraries
  - → e.g. OpenMP, runtime library
  - → e.g. MPI implementation (differs depending on the system)
- These libraries can either be instrumented or covered by instrumentation-wrapper replacements
- Gives quite a good overview on the program's behavior

## Modification by the compiler



- Let the compiler add instrumentation instructions to the executable code it compiled automatically
- Similar to basic block profiling
- Two versions
  - → As a compilation option
  - → Post-compilation software tool

## Advantage

→ Fully automatic

### Overhead

- → Depends on how often functions are called
- → Usually different compiler options to control the overhead

### **Outline**



- 1. Why supercomputers?
- 2. Modern processors

## 3. Basic optimization techniques for serial code

- → Motivation for serial code tuning
- **→** Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **PC** sampling



- Program counter (PC) sampling is a statistical measurement
  - → Only a subset of the actual program flow is measured at fixed intervals

→ Assumption: The overall behavior will follow the characteristics of the subset measured

- → Profile: samples taken at fixed times
- → Record appropriate state information at each step
- → Post-process to obtain overall profile

## PC sampling – Example





## Step

- → Examine PC on return address stack
- → Use address map to translate PC into subroutine i
- → Increment counter array element H[i]

## PC sampling – Example





### **Outline**



- 1. Why supercomputers?
- 2. Modern processors

## 3. Basic optimization techniques for serial code

- → Motivation for serial code tuning
- **→** Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **Profiling**



- Recording technique
- Retrieving information about a programs runtime behavior
  - → Most important detail is actual runtime
- Summary information!
  - → Does not provide information about the logical order in which the events occurred
- Applies instrumentation or sampling for triggering

## **Function profiling**





### Profile information per function

- → Exclusive (not counting any callees of the function) or inclusive (including callees of function) runtimes
- → Flat profile or callgraph profile
- Outcome can depend crucially on the compiler's ability to perform function inlining
  - → Output may be distorted when some hot spot function gets inlined (runtime is attributed to its caller)

self

seconds

1.24

→ Maybe disallow inlining when profiling (but may effect performance)

1.24

cumulative

seconds

time

77.0

- Tools, e.g.
  - gprof (uses instrumenation + sampling)

→ Intel Vtune Amplfier XE runtime used exclu-

8.7 1.38 0.14 2 5.6 1.47 0.09 17 #seconds used by this function (exclusive)

% of overall program runtime used exclusively by this function

#calls of this function

total

ms/call

82.67

70.00

5.29

name

dgemm

matgen [6]

dtrsm [7]

[5]

self

ms/call

82.67

70.00

5.29

calls

15

Average number of ms per call that were spent in this function (exclusive)

Average number of ms per call that were spent in this function (inclusive)

## **Line-based profiling**



- Function profiling becomes useless when functions with hot spots are large (in terms of code lines)
  - → Code line-based profiling
- Debug symbols must be included into the binary
  - → Machine instruction's address in memory must be properly matched to the correct source line
  - → Usually by compiling with –g
- Outcome may be distorted
  - → Loop fusion, line arrangement, variable optimization, pipeline architecture
- Profiling data on a loop-by-loop basis is usually safe (samples integrated across the loop body) check with inlining disabled
- Tools, e.g.
  - → gprof
  - → Intel Vtune Amplifier XE

| example | % cu  | mulative | self    |                                                 |
|---------|-------|----------|---------|-------------------------------------------------|
| an      | time  | seconds  | seconds | name                                            |
|         | 42.98 | 39.65    | 39.65   | main (jacobi.c:82 @ 402653)                     |
| gprof   | 42.79 | 79.12    | 39.47   | c mcopy8                                        |
| 0       | 13.60 | 91.67    | 12.55   | mp barrier tw                                   |
|         | 0.56  | 92.19    | 0.52    | $\overline{\text{main}}$ (jacobi.c:40 @ 401ded) |
|         | 0.04  | 92.23    | 0.04    | main (jacobi.c:90 @ 4027c8)                     |

## **Tracing**



- Recording technique
- Time ordered list of all the events that were recorded during program flow (event trace)

#### **Contains**

- → Information about the program's state, e.g. all instructions executed
- → Sequences of memory accesses, disk blocks referenced and messages sent over the network interface

## In contrast to profiling

- → Records more than the simple fact that a certain event has occurred
- → e.g. instead of keeping just the number of page faults, a tracing record strategy may store the addresses that caused the page fault
- → Requires significantly more storage

## **Tracing**







## **Tracing**





## Tracing stores all information in an event trace.

Direct Instrumentation:

| main   | А     | MPI_Recv | В     |
|--------|-------|----------|-------|
| 12.5 s | 6.0 s | 3.5 s    | 1.9 s |



## **Tracing advantages & disadvantages**



#### Difficulties

- → Performance slow-down
- → Perturbations induced by additional tracing instructions
- → Amount of data collected (huge size)
- → Additional slowdown due to writing tracing information to disk
- → THUS, time required to save the program state may significantly alter the program's performance characteristics / behavior

## Advantages

- → Detailed results
- → Summary information can be computed for any subset of time space
- → Useful for both Performance tuning and debugging
- → Identification of synchronization issues

# **Recording comparison**



|                    | Tracing                                                                              | Profiling                                       |
|--------------------|--------------------------------------------------------------------------------------|-------------------------------------------------|
| Precision          | exact information                                                                    | accumulated information                         |
| Overhead           | higher overhead  Depends on  the number of events                                    | lower runtime overhead                          |
| Space requirements | easily hundreds of MB or GB for larger applications  Depends on the number of events | smaller amount of space needed normally some MB |



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- **→** Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## Hardware performance counters



- Help to identify why code is slow
  - → What is the limiting resource?

#### Definition

In computers, hardware performance counters, or hardware counters are a set of special-purpose registers built into modern microprocessors to store the counts of hardware-related activities within computer systems. Advanced users often rely on those counters to conduct low-level performance analysis or tuning.

(from: http://en.wikipedia.org)

- Only small number of counters per processor
  - → Often far less than ten
- Absolute counter values are often hard to interpret
  - → How to interpret 10,000 cache misses? Good? Bad?

## **Example**

L2 LINES



MEM UNCORE RETIRED.L3 D,

#### Hardware Counters of an Intel Nehalem Processor:

SB DRAIN.ANY, STORE BLOCKS.AT RET, STOR MEM INST RETIRED.LOADS, MEM INST RET MEM\_UNCORE\_RETIRED.OTHE, MEM\_UNCOF FP COMP OPS EXE.SSE2 INT. FP COMP OP SIMD\_INT\_128.UNPACK, SIMD\_INT\_128.PACK INST QUEUE WRITES, INST DECODED.DECO, L2\_RQSTS.IFETCH\_HIT, L2\_RQSTS.IFETCH\_MIS L2\_DATA\_RQSTS.DEMAND.M\_, L2\_DATA\_RQS L2 WRITE.RFO.S STATE, L2 WRITE.RFO.M ST L1D\_WB\_L2.I\_STATE, L1D\_WB\_L2.S\_STATE, L1D\_WB\_L2.E\_STATE, L1D\_WB\_L2.M\_STATE, L1D\_WB\_L2.M\_S

#### L1I.HITS:

Counts all instruction fetches that hit the L1 instruction cache.

L1D CACHE LD.M STATE, L1D CACHE LD.MESI, L1D CACHE ST.S STATE, L1D CACHE ST.E STATE, L1D CACHE ST.M STATE, L1D CACHE LOCK.HIT, L1D CACHE LOCK.S STATE, L1D CACHE L1D ALL REF.CACHEABLE, DTLB MISSES.ANY, DTLB MISSES.WALK COMPLET, DTLB MISSES.STLB HIT, DTLB MISSES.PDE MISS, DTLB MISSES.LARGE WALK C, LOAD HIT PRE, L1D PREFETCH. L1D.M\_REPL, L1D.M\_EVICT, L1D.M\_SNOOP\_EVICT, L1D\_CACHE\_PREFETCH\_LOCK, L1D\_CACHE\_LOCK\_FB\_HIT, CACHE\_LOCK\_CYCLES.L1D\_L2, CACHE\_LOCK\_CYCLES.L1D, IO TRANSACTIONS\_11LCY ITLB MISSES.WALK COMPLET, ILD STALL.ICP, ILD STALL.MRU, ILD STALL.IQ FULL, ILD STALL.REGEN, ILD STALL.ANY, BR INST EXEC.COND, BR INST EXEC.DIRECT, BR INST E BR\_INST\_EXEC.DIRECT\_NEAR, BR\_INST\_EXEC.INDIRECT\_NEA, BR\_INST\_EXEC.NEAR\_CALLS, BR\_INST\_EXEC.TAKEN, BR\_MISP\_EXEC.COND, BR\_MISP\_EXEC.DIRECT, BR\_MISP\_EXEC.INDIRECT BR MISP EXEC.DIRECT NEAR, BR MISP EXEC.INDIRECT NEA, BR MISP EXEC.NEAR CALLS, BR MISP EXEC.TAKEN, RESOURCE STALLS.ANY, RESOURCE STALLS.LOAD, RESOURCE STALL RESOURCE STALLS.FPCW, RESOURCE STALLS.MXCSR, RESOURCE STALLS.OTHER, MACRO INSTS.FUSIONS DECO, BACLEAR FORCE IQ, ITLB FLUSH, OFFCORE REQUESTS.L1D WR, UOP ED PORT4 COR, UOPS EXECUTED.PORT5, UOPS EXECUTED.PORT015, UOPS EXECUTED.PORT234, OFFCOR

#### Some are easy to understand

DAD MISSES.PDE MIS, DTLB LOAD MISSES.LARGE W,

MP OPS EXE.MMX, FP COMP OPS EXE.SSE FP,

B, LOAD\_DISPATCH.ANY, ARITH.CYCLES\_DIV\_BUSY,

STATE, L1D CACHE LOCK.M STATE, L1D ALL REF.ANY,

1D PREFETCH.MISS, L1D PREFETCH.TRIGGERS,

HIT,

ARGE ITLB.HIT. ITLB MISSES.ANY.

NT 128.PACKED SHIFT. SIMD INT 128.PACK.

HIT, L2 RQSTS.RFO MISS, L2 RQSTS.RFOS,

S.DEMAND.S\_S, L2\_DATA\_RQSTS.DEMAND.E\_S,

A\_RQSTS.PREFETCH.M, L2\_WRITE.RFO.I\_STATE,

E, L2 WRITE.LOCK.HIT, L2 WRITE.LOCK.MESI,

SNOOP RE Many are hard to grasp. MACHINE SSEX UOP MEM\_LOA → Abstraction layers UOPS\_DEC BR INST D are important. L2 TRANS

UNC\_GQ\_CYCLES\_NOT\_EMPTY, UNC\_GQ\_CYCLES\_NOT\_EMPTY, UN

D.ANY P. INST RETIRED.X87, INST RETIRED.MMX, UOPS RETIRED.ANY, UOPS RETIRED.RETIRE INST\_RETIRED.CONDITION, BR\_INST\_RETIRED.NEAR\_CAL, BR\_MISP\_RETIRED.ALL\_BRAN, BR\_MISP\_RETIRED.NEAR CAL, SSEX\_UOPS\_RETIRED.PACKED, , SSEX UOPS RETIRED.VECTOR, ITLB MISS RETIRED, MEM LOAD RETIRED.L1D HIT, MEM LOAD RETIRED.L2 HIT, MEM LOAD RETIRED.L3 UNS, LFB, MEM LOAD RETIRED.DTLB MI, FP MMX TRANS.TO FP, FP MMX TRANS.TO MMX, FP MMX TRANS.ANY, MACRO INSTS.DECODED, UOPS DECODED.MS, LLS.REGISTERS, RAT\_STALLS.ROB\_READ\_POR, RAT\_STALLS.SCOREBOARD, RAT\_STALLS.ANY, SEG\_RENAME\_STALLS, ES\_REG\_RENAMES, UOP\_UNFUSION, BPU CLEARS.LATE, L2 TRANSACTIONS.LOAD, L2 TRANSACTIONS.RFO, L2 TRANSACTIONS.IFETCH, L2 TRANSACTIONS.PREFETCH, L2 TRANSACTIONS.L1D WB, TATE, L2\_LINES\_IN.E\_STATE, L2\_LINES\_IN.ANY, L2\_LINES\_OUT.DEMAND\_CLEA, L2\_LINES\_OUT.DEMAND\_DIRT, L2\_LINES\_OUT.PREFETCH\_CLE, CYCLES, FP ASSIST.ALL, FP ASSIST.OUTPUT, FP ASSIST.INPUT, SIMD INT 64.PACKED MPY, SIMD INT 64.PACKED SHIFT, SIMD INT 64.PACK,

ACKED ARITH, SIMD INT 64.SHUFFLE MOVE, UNC GQ CYCLES FULL.READ , UNC GQ CYCLES FULL.WRITE, UNC GQ CYCLES FULL.PEER , UNC GQ CYCLES NOT EMPTY, [EAD\_TRACK, UNC\_GQ\_ALLOC.RT\_L3\_MISS, UNC\_GQ\_ALLOC.RT\_TO\_L3\_RE, UNC\_GQ\_ALLOC.RT\_TO\_RTID\_, UNC\_GQ\_ALLOC.WT\_TO\_RTID, UNC\_GQ\_ALLOC.WRITE\_TRAC, UNC GQ ALLOC.PEER PROBE, UNC GQ DATA.FROM QPI, UNC GQ DATA.FRO MC, UNC GQ DATA.FROM L3, UNC GQ DATA.FROM CORES , UNC GQ DATA.FROM CORES , UNC GQ DATA.TO QPI QMC, UNC GQ DATA.TO L3,

UNC\_GQ\_DATA.TO\_CORES, UNC\_SNP\_RESP\_ UNC SNP RESP TO REMOTE, UNC SNP RES UNC L3 HITS.ANY, UNC L3 MISS.READ, UNC UNC L3 LINES OUT.M STATE, UNC L3 LINES UNC QHL REQUESTS.REMOTE, UNC QHL RE UNC\_QHL\_CYCLES\_NOT\_EMPT, UNC\_QHL\_CY UNC QHL CONFLICT CYCLES., UNC QHL CO UNC QMC NORMAL FULL.WRI, UNC QMC UNC\_QMC\_BUSY.READ.CH1, UNC\_QMC\_BUS UNC QMC ISSOC OCCUPANCY., UNC QMC UNC\_QMC\_NORMAL\_READS.A, UNC\_QMC\_H UNC QMC CRITICAL PRIORIT, UNC QMC W UNC\_QMC\_CANCEL.CH0, UNC\_QMC\_CANCEL UNC\_QHL\_FRC\_ACK\_CNFLTS.L, UNC\_QPI\_TX\_ UNC QPI TX STALLED SINGL, UNC QPI TX

#### BR\_MISP\_EXEC.COND:

Counts the number of mispredicted conditional near branch instructions executed, but not necessarily retired.

\_RESP\_TO\_LOCAL\_H, UNC\_SNP\_RESP\_TO\_REMOTE, HITS.READ, UNC L3 HITS.WRITE, UNC L3 HITS.PROBE, NC L3 LINES IN.F STATE, UNC L3 LINES IN.ANY, UESTS.IOH\_RE, UNC\_QHL\_REQUESTS.IOH\_WR, L CYCLES FULL.LOCA, UNC QHL CYCLES NOT EMPT, QHL\_ADDRESS\_CONFLIC, UNC\_QHL\_CONFLICT\_CYCLES.I, MC NORMAL FULL.WRI, UNC QMC NORMAL FULL.WRI, UNC\_QMC\_ISOC\_FULL.WRITE.C, UNC\_QMC\_BUSY.READ.CH0, CUPANCY.CH1, UNC\_QMC\_OCCUPANCY.CH2, , UNC QMC NORMAL READS.C, INC\_QMC\_CRITICAL\_PRIORIT, UNC\_QMC\_CRITICAL\_PRIORIT, MC WRITES.PARTIAL.C, UNC QMC WRITES.PARTIAL.C, TE, UNC QMC PRIORITY UPDATE,

I\_TX\_STALLED\_SINGL, UNC\_QPI\_TX\_STALLED\_SINGL, QPI TX STALLED MULTI, UNC QPI TX STALLED MULTI, UNC\_QP\_TX\_HEADER.BUSY.LI, UNC\_QP\_TX\_HEADER.B

UNC DRAM PAGE CLOSE.CH1, UNC DRAM PAGE CLOSE.CH2, UNC DRAM PAGE MISS.CH0, UNC DRAM PAGE MISS.CH1, UNC DRAM PAGE MISS.CH2, UNC DRAM READ CAS.CH0, UNC DRAM READ CAS.CH0, UNC DRAM READ CAS.CH1, UNC DRAM READ CAS.AUTO, UNC DRAM READ CAS.CH2, UNC DRAM READ CAS.AUTO, UNC DRAM WRITE CAS.CH2, UNC DRA UNC DRAM WRITE CAS.AUTO, UNC DRAM REFRESH.CHO

#### Overview of useful events



## Number of bus transactions (= cache line transfers)

- → Often cache misses are rather monitored
  - → Prefetching mechanisms can interfere with #cache misses counted
- → Counting bus transactions is safer way to account for the actual data volume transferred over the memory bus
- → If close to maximum bandwidth (given by the Stream benchmark): bus utilization must not be optimized

#### Number of loads and stores

- → Indication as to how efficiently cache lines are used for computation
- → E.g. if #DP loads/store per cache line < its length in DP words → may be strided memory access

### Overview of useful events



## Number of floating-point operations

- → Different counts for single and double precision; packed and scalar
- → Derived metric (together with runtime): Floating-point operations per second (Flop/s)
  - → If close to peak Flop/s of architecture: standard code optimization must not be done

## Mispredicted branches

- → Counter is incremented when CPU has predicted the outcome of a conditional branch and prediction has proved to be wrong
- → Penalty for a mispredicted branch can be tens of cycles (depending on architecture)

#### Overview of useful events



### Pipeline stalls

- → Cannot be avoided if performance is limited by memory bandwidth
- → Difficult to identify the point where there are "too many" bubbles
- → Especially important on in-order architectures (e.g. GPUs)

#### Number of instructions executed

- → Together with clock cycles: how effectively the superscalar hardware is utilized
- → Derived metric: instructions per cycle
  - → Experiences for compiler-generated code: not over 2-3 instructions per cycle
- → Derived metric: clock cycles per instruction (CPI)
  - →CPI < 1 is desired



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- **→** Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - → Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## gprof



- Event-based instrumentation + sampling
- Compile programs with the option –pg
- Available on the RWTH compute cluster
- During execution a profile file named gmon.out is created
  - → Can be analyzed with:

### gprof program\_name>



|       |          |            |       | called/tot | 1       | namanta            |
|-------|----------|------------|-------|------------|---------|--------------------|
| index | %time s  | self desce |       | •          |         | parents<br>e index |
| Index | o CIMC . | Jerr debee |       | called/tot |         |                    |
|       |          |            |       |            |         | 0                  |
|       | :        | 1.24       | 0.00  | 15/15      |         | dgetrf [4]         |
| [5]   | 77.0     | 1.24       | 0.00  |            |         | mm [5]             |
|       | (        | 0.00       | 0.00  | _          |         |                    |
|       |          |            |       |            |         | _                  |
|       |          |            |       |            |         |                    |
| % cu  | mulative | self       |       | self       | total   |                    |
| time  | seconds  | seconds    | calls | ms/call    | ms/call | name               |
|       | 1.24     |            |       | 82.67      |         |                    |
| 8.7   | 1.38     |            |       |            |         | matgen_ [6]        |
| 5.6   | 1.47     | 0.09       | 17    | 5.29       | 5.29    | dtrsm [7]          |
| 3.7   | 1.53     | 0.06       | 984   | 0.06       | 0.06    | dger_ [9]          |
| 3.1   | 1.58     | 0.05       | 32    | 1.56       | 1.56    | dlaswp_ [10]       |
| 0.6   | 1.59     | 0.01       | 990   | 0.01       | 0.01    | dswap_ [12]        |
| 0.6   | 1.60     | 0.01       | 16    | 0.62       | 5.00    | dgetf2_ [8]        |
| 0.6   | 1.61     | 0.01       | 1     | 10.00      | 10.00   | dmxpy_[13]         |
| 0.0   | 1.61     | 0.00       | 1000  | 0.00       | 0.00    | idamax_ [14]       |
| 0.0   | 1.61     | 0.00       | 999   | 0.00       | 0.00    | dscal [15]         |
| 0.0   | 1.61     | 0.00       | 150   | 0.00       | 0.00    | [16]               |

## **Intel VTune Amplifier**



- Sampling tool
- Comes with analyzer tool to visualize results
- Stack tracing method
- Option for analysis using hardware counters
- Available on the RWTH compute cluster

Usage on RWTH compute cluster:

>module load intelvtune >amplxe-gui

**GUI** based, analysis relatively intuitive

### Score-P



- Supports tracing and profiling
- Uses direct instrumentation
- Supports C/C++ and Fortran with MPI, OpenMP and hybrid codes
- Useful for large scale applications
- Available on the RWTH compute cluster:

>module load UNITE >module load scorep

>scorep icc test.c -openmp -o a.out

>scorep mpicc test.c -openmp -o a.out

### Usage

- 1. Precede your compiler command with scorep
- 2. (a) Run your application as usual to generate a profile
  - (b) Set SCOREP\_ENABLE\_TRACING=true, SCOREP\_ENABLE\_PROFILING=false and run the application for a <u>trace</u>.

#C:

#MPI:

3. Analyze the data in scorep-XXXXXX

## **Performance API (PAPI)**





#### Standard API to access hardware counters

- provides access to a set of hardware counters with standardized names and over a standardized interface
- → used in many tools for hardware counter access (also in Score-P)
- → papi\_avail provides a list of available counters

| Name        | Code       | Avail | Deriv | Description (Note)               |
|-------------|------------|-------|-------|----------------------------------|
| PAPI_L1_DCM | 0x80000000 | Yes   | No    | Level 1 data cache misses        |
| PAPI_L1_ICM | 0x80000001 | Yes   | No    | Level 1 instruction cache misses |
| PAPI_L2_DCM | 0x80000002 | Yes   | No    | Level 2 data cache misses        |
| PAPI_L2_ICM | 0x80000003 | Yes   | No    | Level 2 instruction cache misses |
| PAPI_L3_DCM | 0x80000004 | No    | No    | Level 3 data cache misses        |
| PAPI_L3_ICM | 0x80000005 | No    | No    | Level 3 instruction cache misses |
| PAPI_L1_TCM | 0x80000006 | Yes   | Yes   | Level 1 cache misses             |
| PAPI L2 TCM | 0x80000007 | Yes   | No    | Level 2 cache misses             |
|             |            |       |       |                                  |



## What you have learnt



- What is a hot spot?
- What kind of trigger mechanisms do exist?
  - → What is the difference between event-driven and sample-driven triggers?
  - → What is instrumentation?
- What kind of recording mechanisms do exist?
  - → What is the difference between profiling and tracing?
- What can hardware performance counter measure?



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## What we have learnt from the history



- Every optimization method is only valid in a (historical) context
- Many optimization methods have a limited shelf life
  - → Architectures change over time
  - → Technologies/ compilers/ software change over time
  - → Corresponding tuning methods must change
- What we teach today might be outdated in a couple of years
- Nevertheless, a general sensibility of the architectural design stays important

## **Arithmetic optimization**



```
SNRM2 := sqrt(x'*x).
Further Details
 _____
-- This version written on 25-October-1982.
  Modified on 14-October-1993 to inline the call to SLASSQ.
  Sven Hammarling, Nag Ltd.
   .. Parameters ..
   REAL ONE, ZERO
   PARAMETER (ONE=1.0E+0, ZERO=0.0E+0)
                                                    hand
   .. Local Scalars ..
   REAL ABSXI, NORM, SCALE, SSQ
   INTEGER IX
   .. Intrinsic Functions ..
  INTRINSIC ABS, SQRT
   IF (N.LT.1 .OR. INCX.LT.1) THEN
                                                    expensive
       SCALE = ZERO
      SSQ = ONE
     The following loop is equivalent to this call to the LAPACK
      auxiliary routine:
```

from netlib.org (old) BLAS reference implementation

## Once upon a time...

Optimization of arithmetic operations must be done by

If (s == 1): result = value Else: result = s\*value

**Today**: compiler may do it/ arithmetic operations are less

> Note: most processors vendors offer optimized versions for their microprocessor architectures

## **SIMD** optimization







## **Cache optimization**





| CPU          | Year | Bit<br>Width | #Transistors  | Clock    | L1 / L2 /L3   |
|--------------|------|--------------|---------------|----------|---------------|
| 4004         | 1971 | 4            | 2300          | 740 kHz  | 0             |
| 8008         | 1972 | 8            | 3500          | 500 kHz  |               |
| 8086         | 1978 | 16           | 29.000        | 10 Mhz   |               |
| 80286        | 1982 | 16           | 134.000       | 25 MHz   |               |
| 80386        | 1985 | 32           | 275.000       | 33 Mhz   | То            |
| 80486        | 1989 | 32           | 1.200.000     | 50 MHz   | 8K            |
| Pentium I    | 1994 | 32           | 3.100.000     | 66 MHz   | 8K            |
| Pentium II   | 1997 | 32           | 7.500.000     | 300 MHz  | 16K/512K*     |
| Pentium III  | 1999 | 32           | 9.500.000     | 600 MHz  | 16K/512K*     |
| Pentium IV   | 2000 | 32           | 42.000.000    | 1.5 GHz  | 8K/256K       |
| Pentium D    | 2005 | 64           | 115.000.000   | 3.2 GHz  | 16K/2MB       |
| Core i7      | 2008 | 64           | 731.000.000   | 3.2 GHz  | 32K/256K/8MB  |
| Westmere-EP  | 2010 | 64           | 1.170.000.000 | 3.46 GHz | 32K/256K/12MB |
| Haswell-EP   | 2014 | 64           | 5.560.000.000 | 2.3 GHz  | 32K/256K/45MB |
| Broadwell-EP | 2016 | 64           | 7.200.000.000 | 2.2 GHZ  | 32K/256K/55MB |

#### Once upon a time...

 CPUs had no internal caches or only small ones

#### Today

- CPUs comprise different levels of caches
- Cache optimization important to tackle the CPU-memory gap

## **Multi-core optimization**







- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## Do less work - Simple loops



- Do less work
  - → Rearrange code such that less work than before is being done
- Many programs can benefit from small code changes that despite their trivial complexity can significantly increase performance
- Loop example
  - → Often, programs do more work than required

```
C/C++

for(i=0; i<N; ++i)
{
   if( data[i] % 10 == 0 )
   {
     flag=true;
   }
}</pre>
```

#### **Fortran**

```
do i=1,N
if(mod(data(i), 10)==0)
flag=.true.
end if
end do
```

## Do less work – Simple loops



If the condition induces no side effects, the loop may break after the flag got set to true the first time:

```
C/C++

for(i=0; i<N; ++i)
{
   if( data[i] % 10 == 0 )
   {
     flag=true;
     break;
   }
}</pre>
```

```
do i=1,N
if(mod(data(i), 10)==0)
flag=.true.
exit
end if
end do
```

**Fortran** 

If one other element in the dataset fits to the condition, it has no further effect since flag is already set to true. Therefore processing further elements is redundant and waste of computational resources



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - Avoid expensive operations
  - → Shrink the working set
  - Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **Avoid expensive operations**



- Some implementations just translate the formulas into code without respect to performance issues
  - → Good, but often "expensive" operations (e.g. sin(x))
- Performance optimization by replacing expensive operations by cheaper alternatives
  - → Keep in mind that performance optimization bears the slight danger of changing numerics or even results
- A common example:

```
while(condition)
{
  [...]
  int x = (someval % 10);
  double s = sin(x);
}
```

## **Tabulating**



- It can be profitable to consider e.g. the input range of expensive functions (such as trigonometric, e.g. sin, cos, tan, exp,...)
- Optimization technique is called tabulating

```
Table setup (executed once):
for(x = 0; x < 10; ++x)
{
    sin_table[x] = sin(x);
}

while(condition)
{
    [...]
    int x = (someval % 10);
    double s = sin_table[x];
}</pre>
```

## **Tabulating**



- Table lookup is done at virtually no costs compared to the execution of the sine-function
- Lookup-tables can, depending on their size, fit into the L1 Cache and have very few CPU cycles of access time
- Tabulating can not be applied when the input range to function can not be isolated



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## Shrink the working set



- Working set of code: amount of memory it uses or rather touches
- Shrinking the working set is always an optimization
  - → Higher probability for cache hits
- Consider the types of variables you are using
  - → Doubles, floats, integers,...
  - → E.g. a byte can serve the same purpose as an integer
    - → And thus more data can fit into the L2/L3 Cache
- Consider: Not all microprocessors handle "small" datatypes as efficient as word-size datatypes
  - → If the algorithm operates on a byte basis, loading a byte may result into load + masking + shift operation instead of a simple load
- If SIMD operations can be applied to multiple data elements at once, shrinking the working set may become quite effective



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

## **Eliminate common subexpressions**



- If parts of complex expressions can be precalculated, they should not be explicitly calculated in e.g. a loop construct
- In case of loops this optimization is called loop invariant code motion:

```
for(i = 0; i < N; ++i)
{
    a[i] = a[i]+s+r*sin(x);
}
```

- Compiler can detect this situation in principle
  - If the compiler needs to apply associativity rules it may refrain from doing so
  - → You may need to help the compiler

```
tmp = s+r*sin(x);
for(i = 0; i < N; ++i)
{
    a[i] = a[i]+tmp;
}</pre>
```



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

### **Avoid branches**



- Branches may prevent the compiler from applying loop unrolling or SIMD vectorization (especially in loops)
  - → Avoid branches whenever possible
- Processor does speculative execution
  - → But mispredicted branches are costly
- An example:

```
for(i = 0; i < N; ++i)
{
  for(j = 0; j < N; ++j)
  {
    if(i < j)
      a[i][j] = a[i][j]+1;
    else if(i > j)
      a[i][j] = a[i][j]-1;
  }
}
```

|          |    | j — |    | <b></b> |    |
|----------|----|-----|----|---------|----|
| i        | ı  | +1  | +1 | +1      | +1 |
|          | -1 | 1   | +1 | +1      | +1 |
|          | -1 | -1  | 1  | +1      | +1 |
| <b>\</b> | -1 | -1  | -1 |         | +1 |
|          | -1 | -1  | -1 | -1      |    |

### **Avoid branches**



In certain situations loop nests may be transformed so that all conditional statements vanish:

```
for(i = 0; i < N; ++i)
{
  for(j = 0; j < N; ++j)
  {
    if(i < j)
        a[i][j] = a[i][j]+1;
    else if(i > j)
        a[i][j] = a[i][j]-1;
  }
}
for(i = 0; i < N; ++i)
{
  for(j = i+1; j < N; ++j)
        a[i][j] = a[i][j]+1;
  for(j = 0; j < i; ++j)
        a[i][j] = a[i][j]-1;
}
</pre>
```

Clearly the second variant has a bigger optimization potential



- 1. Why supercomputers?
- 2. Modern processors

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

#### **Use SIMD instruction sets**



- Vectorization enables several operations with a single instruction
  - → Register-to-register operations have increased performance
  - → If data type is smaller, more results can be gained
  - → Data must be aligned
    - →Optimize data access by padding

struct wired {
 char c;
 float f;
};
struct wired \*array;

Assume: data access per 8 Byte



- But, using SIMD over scalar instructions is not a guarantee for performance improvement
  - → Memory-bound code will not accelerate much (registers just wait longer on data)

#### **Use SIMD instruction sets**



- Check on your compiler for vectorization
  - → It may generate non-optimal code
  - → Manual inspection of vectorized code (assembly level) is the only option in such a scenario
- Use compiler intrinsics if the compiler cannot vectorize your code

#### **Outline**



- 1. Why supercomputers?
- 2. Modern processors

# 3. Basic optimization techniques for serial code

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

# **Compiler impact**



- Compiler option can have a great impact on program performance
  - → Compiler based optimization has varying influence on code, but are in general beneficial
- Every modern compiler has command line switches to enable or disable certain optimization patterns
- Check different compilers for more performance potential
- Do not rely on the compiler to identify every optimization potential
  - → Design your code in the most economical way in terms of performance
    - $\rightarrow$ e.g. not: pow(x,2) or x\*\*2 but: x\*x
- Compilers can be surprisingly intelligent and foolish at the same time

# Compiler comparison with SPEC OMPM2001







# Performance impact of compiler flags







Flag Combinations (from experience)

# **General compiler optimization levels**



- Compilers offers a set of standard optimization options
  - **→** -O0, -O1, ...
- Which optimizations are implied at which level is not standardized and may vary with different compilers
  - → See the compiler manual for further information on that topic
- Higher level optimizations may include mixing of source lines, elimination of redundant variables and operations, rearrangement of arithmetic expressions
  - → Debugging is difficult if code is optimized
  - → For debugging purposes compile with –O0 (no optimizations at all)

## **Computational accuracy**



- Compiler may refrain from applying specific optimizations if this includes rearranging code in a way that may influence computational accuracy.
  - → Level of rearrangements allowed can be specific by command-line option in modern compilers
- Floating point denormals (numbers that fall below machine precision) handling may have a significant influence on performance too. If possible, apply flush-to-zero handling by hardware.

## Register optimizations



### Register usage

- → One of the most vital tasks a compiler has to do
- → Registers are fastest operands, but limited

## Compiler puts operands that are used most often into registers

- → Keeps them there as long as possible
- → If too few registers are available to hold all operands, some need to be written back to memory (spilling)

## Inlining can help with register optimizations

→ Operands that reside in registers may not have to be written back to memory on behalf of the function call

## **Compiler logs**



## Compiler logs

- → Compilers offer options to generate annotated source code listings or logs that describe the optimizations that could be applied in more detail
- → Supplies additional information about register usage and spilling, superscalar operations, pipeline utilization and speculative executions.

# For more detailed analysis the compiler can generate assembly listings

→ These may not always be easy to compare against the sourcecode they originated from

#### **Outline**



- 1. Why supercomputers?
- 2. Modern processors

# 3. Basic optimization techniques for serial code

- → Motivation for serial code tuning
- → Monitoring
  - → Event- & sample-driven triggers
    - →Overview
    - → Basic block counting
    - → Instrumentation
    - → PC sampling
  - → Profiling & tracing
  - → Hardware performance counters
  - →Overview of tools

- → Evolution of performance aspects
- → Common sense optimizations
  - → Do less work
  - → Avoid expensive operations
  - → Shrink the working set
  - → Eliminate common subexpressions
  - → Avoid branches
  - → Use SIMD instruction sets
  - → Compiler impact
  - → C++ optimizations
- 4. Data access optimization
- 5. Parallel computers
- 6. Parallelization and optimization strategies
- 7. Parallel algorithms
- 8. Distributed-memory programming with MPI
- 9. Shared-memory programming with OpenMP
- 10. Hybrid programming (MPI + OpenMP)
- 11. Heterogeneous architectures (GPUs, Xeon Phis)
- 12. Energy efficiency

#### **Allocation/ Deallocation**



- Avoid frequent allocation/deallocation whenever possible
  - → Delay construction of objects until the moment they are actually needed:

```
void f( double epsilon, int N )
{
  std::vector v(N);
  if( rand() > epsilon*RAND_MAX )
  {
    v = obtain_data(N);
    process_data(v);
  }
}
void f( double epsilon, int N )
{
  if( rand() > epsilon*RAND_MAX )
  {
    std::vector v(obtain_data(N));
    process_data(v);
  }
}
```

## **Allocation/ Deallocation**



#### Use static construction if

- → working set size is constant
- → allocation is only done once

```
const int N = 10000;

void f( double epsilon )
{
    std::vector v(N);
    if( rand() > epsilon*RAND_MAX )
    {
        v = obtain_data(N);
        process_data(v);
    }
}
const int N = 10000;

void f( double epsilon )
{
    static std::vector v(N);
    if( rand() > epsilon*RAND_MAX )
    {
        v = obtain_data(N);
        process_data(v);
    }
}
```

→ In multithreaded applications static data has to be taken special care of

#### **Allocation/ Deallocation**



- Preallocation may be beneficial for performance:
- This may be combined with static variables...

```
void f(int max)
{
   for(int N=0; N < max; ++N)
   {
     char *data = new char[N];
     obtain_data(data, N);
     process_data(data, N);
     delete []data;
   }
}</pre>
```

Take care of cleaning up the allocated memory when you are using static vars or preallocation

```
void f(int max)
 int cursz = 1000;
 char *data = new char[cursz];
 for(int N=0; N < max; ++N)
    if( N > cursz )
      cursz = N*2;
      delete []data;
      data = new char[cursz];
    obtain_data(data, N);
    process data(data, N);
 delete []data;
```

### **Abstractions**



High level abstractions may prevent the compiler from applying the appropriate optimization schemes:

```
double scalar_product( std::vector<double> a, std::vector<double> b)
{
   double result = 0;
   assert( a.size() == b.size() );
   int size = a.size();
   for( int i=0; i < size; ++i )
     result += a[i] + b[i];
}</pre>
```

### Example

- Overloaded index operator of std::vector is used to refer to individual elements
- → Compiler may refuse applying SIMD vectorization to the above loop because of the single layer of abstraction
- Instead fall back to using raw pointers to the working set.

#### **Abstractions**



Example using pointers:

```
double scalar_product( std::vector<double> a, std::vector<double> b)
{
   double result = 0;
   assert( a.size() == b.size() );
   int size = a.size();
   double *da = a.data();
   double *db = b.data();
   for( int i=0; i < size; ++i )
     result += *(da++) + *(db++);
}</pre>
```

- Optimization is much easier from the compilers point of view
- If you decide on using high-level abstractions, check for the compiler to inline operator overloading, etc. correctly



Question 1: What does Moore's law state?

#### The

- a) CPU performance
- b) memory size
- c) CPU clock speed
- d) number of transistors per chip doubles every 12-24 months.



Question 1: What does Moore's law state?

d) The number of transistors per chip doubles every 12-24 months.



Question 2: Given are the following caches with their latency  $T_{lat}$ , bandwidth BW and length of their cache lines  $C_L$ . Which of the following caches delivers the best overall transfer time T for transferring 8 bytes?

- a)  $T_{lat} = 100 \text{ ns}$ , BW = 4 GB/s,  $C_L = 64 \text{ byte}$
- b)  $T_{lat} = 150 \text{ ns}$ , BW = 100 GB/s,  $C_L = 64 \text{ byte}$
- c)  $T_{lat} = 100 \, ns$ , BW = 4 GB/s, not organized in cache lines
- d)  $T_{lat} = 70 \text{ ns}$ , BW = 2 GB/s,  $C_L = 64 \text{ byte}$



Question 2: Given are the following caches with their latency  $T_{lat}$ , bandwidth BW and length of their cache lines  $C_L$ . Which of the following caches delivers the best overall transfer time T for transferring 8 bytes?

d) 
$$T = T_{lat} + \frac{N}{B} = 70 \text{ ns} + \frac{64 \text{ byte}}{2 \text{ GB/s}} = 99.80 \text{ ns}$$



Question 3: What is the cache hit rate  $\beta$  of the following code?

```
double a[64];
double tmp = 0;
for (int i=0; i<64; ++i) {
  tmp += a[i];
}</pre>
```

a) 
$$\beta = 0$$

$$\beta$$
)  $\beta = 1$ 

c) 
$$\beta = \frac{7}{8} = 0.875$$

d) 
$$\beta = \frac{63}{64} = 0.984$$

#### Assumptions:

- → size of the cache lines is 64 Bytes,
- → a double value has a size of 64-bit
- → cold cache (empty)
- no compiler optimizations are applied
- → tmp is hold in a register
- → accesses to *i* are not evaluated



Question 3: What is the cache hit rate  $\beta$  of the following code?

```
double a[64];
double tmp = 0;
for (int i=0; i<64; ++i) {
  tmp += a[i];
}</pre>
```

c) 
$$\beta = \frac{7}{8} = 0.875$$

#### Assumptions:

- → size of the cache lines is 64 Bytes,
- → a double value has a size of 64-bit
- → cold cache (empty)
- no compiler optimizations are applied
- → tmp is hold in a register
- → accesses to *i* are not evaluated



Question 4: Given is a direct-mapped cache with 4 frames. The following accesses to the main memory are observed:

What is the cache hit rate  $\beta$  of this sequence?

a) 
$$\beta = 0$$

$$\beta$$
)  $\beta = 1$ 

$$\beta = \frac{2}{10}$$

c) 
$$\beta = \frac{2}{10}$$
  
d)  $\beta = \frac{4}{10}$ 

### Assumptions:

- → no compiler optimizations are applied
- → cold cache (empty)



Question 4: Given is a direct-mapped cache with 4 frames. The following accesses to the main memory are observed:

#1, #3, #2, #1, #7, #3, #8, #2, #7, #4

What is the cache hit rate  $\beta$  of this sequence?



| Frame 0 | Frame 1 | Frame 2 | Frame 3 |       |
|---------|---------|---------|---------|-------|
|         | #1      |         |         |       |
|         |         |         | #3      |       |
|         |         | #2      |         | ns ar |
|         | #1      |         |         |       |
|         |         |         | #7      |       |
|         |         |         | #3      |       |
| #8      |         |         |         |       |
|         |         | #2      |         |       |
|         |         |         | #7      |       |
| #4      |         |         |         |       |