# 1. Description

## 1.1. Project

| Project Name    | Drone_Final       |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 5.1.0 |
| Date            | 05/29/2019        |

#### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407VETx |
| MCU Package    | LQFP100       |
| MCU Pin number | 100           |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP100 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 6                     | VBAT                                  | Power    |                          |       |
| 10                    | VSS                                   | Power    |                          |       |
| 11                    | VDD                                   | Power    |                          |       |
| 12                    | PH0-OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| 13                    | PH1-OSC_OUT                           | I/O      | RCC_OSC_OUT              |       |
| 14                    | NRST                                  | Reset    |                          |       |
| 19                    | VDD                                   | Power    |                          |       |
| 20                    | VSSA                                  | Power    |                          |       |
| 21                    | VREF+                                 | Power    |                          |       |
| 22                    | VDDA                                  | Power    |                          |       |
| 25                    | PA2                                   | I/O      | USART2_TX                |       |
| 26                    | PA3                                   | I/O      | USART2_RX                |       |
| 27                    | VSS                                   | Power    |                          |       |
| 28                    | VDD                                   | Power    |                          |       |
| 40                    | PE9                                   | I/O      | TIM1_CH1                 |       |
| 42                    | PE11                                  | I/O      | TIM1_CH2                 |       |
| 44                    | PE13                                  | I/O      | TIM1_CH3                 |       |
| 45                    | PE14                                  | I/O      | TIM1_CH4                 |       |
| 49                    | VCAP_1                                | Power    |                          |       |
| 50                    | VDD                                   | Power    |                          |       |
| 68                    | PA9                                   | I/O      | USART1_TX                |       |
| 69                    | PA10                                  | I/O      | USART1_RX                |       |
| 72                    | PA13                                  | I/O      | SYS_JTMS-SWDIO           |       |
| 73                    | VCAP_2                                | Power    |                          |       |
| 74                    | VSS                                   | Power    |                          |       |
| 75                    | VDD                                   | Power    |                          |       |
| 76                    | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 92                    | PB6                                   | I/O      | I2C1_SCL                 |       |
| 93                    | PB7                                   | I/O      | I2C1_SDA                 |       |
| 94                    | воото                                 | Boot     |                          |       |
| 99                    | VSS                                   | Power    |                          |       |
| 100                   | VDD                                   | Power    |                          |       |

## 4. Clock Tree Configuration



# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                                              |  |
|-----------------------------------|----------------------------------------------------|--|
| Project Name                      | Drone_Final                                        |  |
| Project Folder                    | D:\DSM\NoNamed\Drone_Project\DroneCode\Drone_Final |  |
| Toolchain / IDE                   | EWARM V8                                           |  |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.24.0                            |  |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube Firmware Library Package                            | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| мси       | STM32F407VETx |
| Datasheet | 022152 Rev8   |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 7. IPs and Middleware Configuration 7.1. I2C1

12C: 12C

#### 7.1.1. Parameter Settings:

#### **Master Features:**

I2C Speed Mode Standard Mode

I2C Clock Speed (Hz) 100000

**Slave Features:** 

Clock No Stretch Mode Disabled

Primary Address Length selection 7-bit

Dual Address Acknowledged Disabled

Primary slave address 0

General Call address detection Disabled

#### 7.2. RCC

#### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 7.2.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

7.3. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

#### 7.4. TIM1

Clock Source: Internal Clock
Channel1: PWM Generation CH1
Channel2: PWM Generation CH2
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

7.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value )

41999 \*

Internal Clock Division (CKD)

No Division

Repetition Counter (RCR - 8 bits value) 0
auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### **Break And Dead Time management - BRK Configuration:**

BRK State Disable BRK Polarity High

#### **Break And Dead Time management - Output Configuration:**

Automatic Output State Disable

Off State Selection for Run Mode (OSSR) Disable

Off State Selection for Idle Mode (OSSI) Disable

Lock Configuration Off

#### **PWM Generation Channel 1:**

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High
CH Idle State Reset

#### **PWM Generation Channel 2:**

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

CH Idle State Reset

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable
CH Polarity High
CH Idle State Reset

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable
CH Polarity High
CH Idle State Reset

#### 7.5. TIM6

mode: Activated

#### 7.5.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 8399 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 9 \*

auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### 7.6. TIM7

mode: Activated

#### 7.6.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 8399 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 9999 \*

auto-reload preload Disable

#### **Trigger Output (TRGO) Parameters:**

Trigger Event Selection

Reset (UG bit from TIMx\_EGR)

#### 7.7. USART1

**Mode: Asynchronous** 

#### 7.7.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 100000 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.8. USART2

Mode: Asynchronous

#### 7.8.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 921600 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

<sup>\*</sup> User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP     | Pin             | Signal             | GPIO mode                        | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|--------|-----------------|--------------------|----------------------------------|-----------------------------|----------------|------------|
| I2C1   | PB6             | I2C1_SCL           | Alternate Function Open<br>Drain | Pull-up                     | Very High      |            |
|        | PB7             | I2C1_SDA           | Alternate Function Open<br>Drain | Pull-up                     | Very High      |            |
| RCC    | PH0-<br>OSC_IN  | RCC_OSC_IN         | n/a                              | n/a                         | n/a            |            |
|        | PH1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                              | n/a                         | n/a            |            |
| SYS    | PA13            | SYS_JTMS-<br>SWDIO | n/a                              | n/a                         | n/a            |            |
|        | PA14            | SYS_JTCK-<br>SWCLK | n/a                              | n/a                         | n/a            |            |
| TIM1   | PE9             | TIM1_CH1           | Alternate Function Push Pull     | No pull-up and no pull-down | Low            |            |
|        | PE11            | TIM1_CH2           | Alternate Function Push Pull     | No pull-up and no pull-down | Low            |            |
|        | PE13            | TIM1_CH3           | Alternate Function Push Pull     | No pull-up and no pull-down | Low            |            |
|        | PE14            | TIM1_CH4           | Alternate Function Push Pull     | No pull-up and no pull-down | Low            |            |
| USART1 | PA9             | USART1_TX          | Alternate Function Push Pull     | Pull-up                     | Very High<br>* |            |
|        | PA10            | USART1_RX          | Alternate Function Push Pull     | Pull-up                     | Very High      |            |
| USART2 | PA2             | USART2_TX          | Alternate Function Push Pull     | Pull-up                     | Very High      |            |
|        | PA3             | USART2_RX          | Alternate Function Push Pull     | Pull-up                     | Very High      |            |

### 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| USART1_RX   | DMA2_Stream2 | Peripheral To Memory | Low      |
| USART2_RX   | DMA1_Stream5 | Peripheral To Memory | Low      |

#### USART1\_RX: DMA2\_Stream2 DMA request Settings:

Mode: Circular \*

Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte Memory Data Width: Byte

#### USART2\_RX: DMA1\_Stream5 DMA request Settings:

Mode: Circular \*

Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## 8.3. NVIC configuration

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |  |
|--------------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                             | true   | 0                    | 0           |  |
| Hard fault interrupt                                               | true   | 0                    | 0           |  |
| Memory management fault                                            | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |  |
| System service call via SWI instruction                            | true   | 0                    | 0           |  |
| Debug monitor                                                      | true   | 0                    | 0           |  |
| Pendable request for system service                                | true   | 0                    | 0           |  |
| System tick timer                                                  | true   | 0                    | 0           |  |
| DMA1 stream5 global interrupt                                      | true   | 0                    | 0           |  |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts     | true 0 |                      | 0           |  |
| TIM7 global interrupt                                              | true   | 0                    | 0           |  |
| DMA2 stream2 global interrupt                                      | true   | 0                    | 0           |  |
| PVD interrupt through EXTI line 16                                 |        | unused               |             |  |
| Flash global interrupt                                             |        | unused               |             |  |
| RCC global interrupt                                               |        | unused               |             |  |
| TIM1 break interrupt and TIM9 global interrupt                     |        | unused               |             |  |
| TIM1 update interrupt and TIM10 global interrupt                   | unused |                      |             |  |
| TIM1 trigger and commutation interrupts and TIM11 global interrupt | unused |                      |             |  |
| TIM1 capture compare interrupt                                     | unused |                      |             |  |
| I2C1 event interrupt                                               | unused |                      |             |  |
| I2C1 error interrupt                                               | unused |                      |             |  |
| USART1 global interrupt                                            | unused |                      |             |  |
| USART2 global interrupt                                            | unused |                      |             |  |
| FPU global interrupt                                               | unused |                      |             |  |

#### \* User modified value

# 9. Software Pack Report