

# A 1.1μs 1.56Gb/s/mm<sup>2</sup> Cost-Efficient Large-List SCL Polar Decoder Using Fully-Reusable LLR Buffers in 28nm CMOS Tech.

<u>Dongyun Kam</u><sup>1</sup>, Byeong Yong Kong<sup>2</sup> and Youngjoo Lee<sup>1</sup>

POSTECH, Pohang, South Korea
Kongju National University, Cheonan, South Korea

#### **Outline**

- Introduction
- Implementation Challenges
- Proposed Design
- Implementation Results
- Conclusion

#### **Outline**

- Introduction
- Implementation Challenges
- Proposed Design
- Implementation Results
- Conclusion

#### Introduction: 5G/B5G wireless communications

- 5G/B5G should support a lot of advanced applications.
- 3GPP categorizes 5G/B5G applications into three main scenarios.



[Intel drone show, 2018 Olympic]



[Qualcomm C-V2X, 2022]



# Introduction: 5G/B5G Channel coding

- Channel coding is a technique for reliable communications.
  - 5G standard coding: LDPC, Polar codes (Esp. Polar decoder)



#### Introduction: Polar decoder

- List-L Successive Cancellation list (SCL) polar decoding
  - N-bit communications



#### Introduction: Polar decoder

- List-L Successive Cancellation list (SCL) polar decoding
  - L parallel trees



#### Introduction: Large-list Polar decoder

- The URLLC requires ultra-reliability.
  - A large-L SCL decoder achieves lower error-rates.



#### **Outline**

- Introduction
- Implementation Challenges
- Proposed Design
- Implementation Results
- Conclusion

Implementing the large-list decoder has challenges.

– Challenge 1 : Long latency

– Challenge 2 : Huge hardware cost

- Challenge 1 : Long latency
  - Algorithm-level solution is the pruning-based SCL [S. A. Hashemi, TSP '17].
  - There is no chip-level design for this.





- Challenge 2 : Huge hardware cost
  - Each decoding tree requires a stage-separated buffer.



- Challenge 2: Huge hardware cost
  - Each LLR buffer consists of stage-dedicated buffers.



#### **Outline**

- Introduction
- Implementation Challenges
- Proposed Design
- Implementation Results
- Conclusion

#### **Proposed Design**

Our main contribution is to achieve three performances.



#### Proposed Design: Overall architecture

- This is our proposed decoder architecture (digital blocks).
  - Our design supports up to 1024b communications.



#### Proposed Design: Overall architecture

- Which block achieves each performance?
  - Low-cost (reusable LLR buffers), Reliability (list-8), Low-latency (pruning)



# Proposed Design: Decoding procedure

First, we initialize the channel buffer with channel LLRs.





# Proposed Design: Decoding procedure

- Our design provides the list-8 SCL decoding.
  - With 8 processing element arrays





# Proposed Design: Decoding procedure

- Our design supports the pruning operations.
  - With the pruning processing unit





#### Proposed Design: Previous Buffer

- We need to reduce the buffer overheads.
  - To implement large-list SCL decoder (for ultra-reliability)





- Fully-reusable LLR-buffers (rBUFs)
  - Two buffer-reduction methods make rBUFs.
  - They reduce the buffer size by 67% totally.





- Method 1 : Stage unfolding
  - This method supports serial node operations at a time. (→→)





- Method 1: Stage unfolding
  - We propose a new node operator supporting the proposed stage-unfolding.
  - We dedicate 8 unfolded-processing element arrays (uPEAs).



- Method 1: Stage unfolding
  - Each uPE has three node processing units (NPUs).
  - Each uPE supports two node types.





- Method 2: LLR buffer overwriting + recovery
  - We just reuse the stage-2 buffer for all stages.





- Method 2: LLR buffer overwriting + recovery
  - We can hide the recovery processing into no-dependency time.





- Our methods reduce the buffer overhead by 66%.
  - For different code lengths and list-sizes



#### **Outline**

- Introduction
- Implementation Challenges
- Proposed Design
- Implementation Results
- Conclusion

# Implementation Results: Prototype decoder

- Our prototype decoder supports the list-8 and  $N \le 1024$ b.
  - The buffer gate-counts are reduced by 56%.
  - Overall decoder cost is reduced by 33%.



# Implementation Results: Chip Microphotograph

Our decoder chip was implemented in 28nm CMOS.



#### Implementation Results: Chip Verification

- Verification scenario
  - This Verification scenario is to correct a noisy 64 x 64 QR-code image.



#### Implementation Results: Chip Verification

- FPGA-based verification platform.
  - Finally, we checked the corrected result is valid for a QR-code reader.



#### Implementation Results: Performance

- Voltage-scaling results
  - We have measured latency and power in different operating voltages.



# Implementation Results: Comparison Table

|                                                           | This work              | JETCAS '17      | JSSC '21       | S.VLSI '20     | TCAS-I '19     |
|-----------------------------------------------------------|------------------------|-----------------|----------------|----------------|----------------|
| Technology (nm)                                           | 28                     | 28              | 40             | 40             | 40             |
| Algorithm                                                 | SCL                    | SCL+SCF         | Split SCL      | RNN-BP         | BP             |
| Code length (bits)                                        | up to 1024             | 1024            | up to 1024     | up to 256      | 1024           |
| Code rate                                                 | variable               | variable        | variable       | variable       | 0.5            |
| List size                                                 | 8                      | 4               | 2              | 1              | 1              |
| $E_b/N_0$ for FER=10 <sup>-5</sup>                        | 2.75                   | 3.25            | 3.6            | 6.0            | 4.8            |
| Pruning                                                   | 0                      | Х               | Х              | Х              | Х              |
| Core area (mm <sup>2</sup> )*                             | 0.595                  | 0.44            | 0.317          | 0.23           | 1.11           |
| Voltage (V)                                               | 1.05                   | 1.3             | 0.9            | 0.9            | 0.9            |
| Latency (μs)**                                            | 1.1                    | 3.34            | 2.26           | 0.31           | N/A            |
| Throughput<br>(Mb/s)**                                    | 925                    | 307             | 453            | 823            | 7610           |
| Power (mW)**                                              | 101.4                  | 128.3           | 42.8           | 12.8           | 422.7          |
| Area-efficiency<br>(Gb/s/mm <sup>2</sup> )** <sup>†</sup> | 1.56<br><b>[12.5]</b>  | 0.69<br>[2.76]  | 4.17<br>[8.3]  | 10.4<br>[10.4] | 19.9<br>[19.9] |
| Energy-efficiency (pJ/b)** <sup>†</sup>                   | 109.5<br><b>[13.7]</b> | 272.9<br>[68.2] | 89.9<br>[44.9] | 12.9<br>[12.9] | 52.9<br>[52.9] |

# Implementation Results: Evaluation Chart

Our chip design achieves both the best energy-efficiency and FER.



#### Conclusion

#### Cost-efficient large-list SCL decoder

- Supports the pruning-based decoding (ultra-low-latency).
- Supports the list-8 SCL decoding (ultra-reliability).
- Supports the proposed reusable LLR buffers (low-cost).

#### Implementation in 28nm CMOS

- Achieves  $1.1\mu s$  by supporting the pruning-based decoding.
- Achieves 12.5 Gb/s/mm<sup>2</sup>/list and 13.7 pJ/b/list due to the reusable buffers.
- Be Successfully demonstrated by a QR-image and a FPGA-based platform.
- Provides the best solution for 5G and next generation URLLC scenarios.

# Thank you

QnA