











EXTERNAL NETS

PWR\_OK\_DPWR\_OK

PS\_ON \_OPS\_ON







## LEGEND:

/PS\_ON = from MB - when PSU is on, this line will be grounded by a device on the MB. PWR\_OK = output from PSU, indicating that power-out

+5 VSB = Standby - supplies power when other lines are off. can be used to power the device sending PS\_ON.

GNDA = Analog ground.

 ${\sf GNDPWR1,2}$  = the incoming Ground from the  ${\sf PSU(s)}$  connected to the board.

+5VP = External five volts from the CPLD-programmer.

## Power-management:

SOUND power

SRAM Power

+5٧

VCC\_PSG

VCC\_DAC



| ULTRA-MSX                  |          |          |                         |  |
|----------------------------|----------|----------|-------------------------|--|
|                            |          |          |                         |  |
| /POWER/                    |          | Revo     | A-A                     |  |
| / I OWLK/                  |          |          |                         |  |
| 179 A3 lete 2022-06-05     | [d: 2/10 | File: UI | tra-MSX_Power.kicad_sch |  |
| KiCad E.D.A. kicad (6.0.5) |          |          |                         |  |







https://hansotten.file-hunter.com/do-it-yourself/memory-mappers-slots/

Example of good Memory mapper https://www.msx.org/wiki/Padial\_LPE-4FMB-V8SKP







EXTERNAL NETS

A9 A10 A11 A12 A13 A14 A15 A16 A17 A18

D[0..15]

D11 D12 D13 D14 D15

MEM\_RD | MEM\_RD | MEM\_WR

ROM\_CS ROM\_CS

MCAS[0..3]D

MSIZE

RAM\_CS[0..7] RAM\_CS0 RAM\_CS1 RAM\_CS2

<u>UMCS</u>

https://github.com/fbelavenuto/msxsdmapperv2

IDEtoSD:

https://goughlui.com/2019/02/03/tested-generic-sintechi-fc1307a-based-sd-to-ide-adapter-sd35vc0/

My own memory-module: 32 Address 16 Data MHEN CS1 CS2 CS3 CS4 MEMRD MEMWR

SO-DIMM-144-modules: 64+4+8 = 76 I/0

Look into an address—decoder for interfacing smaller address—bus memory chips with the CPU.

Priority Encoder is the name of one such.

Note: The i80386SX uses 72-pin sims for memory-modules.

An example of an encoder/controller for a 386DX: http://www.s100computers.com/My%20System%20Pages/80386%20Board/80386%20CPU%20Board.htm

Ram-chip suggestion: CY62167ELL-45ZXIT (2 MB, 20 Address, 16 Data) IS42S16320D-7BLI (512 MB, 14 Address, 16 Data)

Z80380 Evaluation Board +CMOS 80380 MPU \*18.432 MHz Oscillator +1 Socketed 48KB EPROM

1 Socketed 128KB (128x8) SRAM

2 Unsocketed 128KB (1 Mb) DRAM Slots

Reset Switch NMI Switch

Memory-slot suggestions: G42V12352HR HSEC8-137-01-L-DV-A

 
 SD\_MOSI/DAT2

 SD\_DAT3
 QSD\_DAT3

 SD\_CMD
 QSD\_CMD
⊸OSD\_CMD —GSD\_DET\_A

Talk to Jurjen Kranenborg about the Z380 and system design:

https://www.kranenborg.org/



| ULTRA-MSX    |           |            |       |     | License: |                        |  |
|--------------|-----------|------------|-------|-----|----------|------------------------|--|
| /MEMORY/     |           |            | Revo  | A-A |          |                        |  |
| Filmer A3    | Date:     | 2022-06-05 | [d: 5 | /10 | File: U  | ltra-MSX_RAM.kicad_sch |  |
| KiCad F.D.A. | kicad (6. | 0.5)       |       |     |          |                        |  |









