

# **AMOLED MODULE SPECIFICATION**

|           | Customer:   |                   |         |              |
|-----------|-------------|-------------------|---------|--------------|
|           | Module No   | o.: <u>TA055F</u> | IV06CT2 |              |
|           | Date:       | 2022-05-          | 04      |              |
|           | Version:    | 1.0               |         |              |
|           |             |                   |         |              |
|           |             |                   |         |              |
| For Custo | mer's Accep | tance:            |         |              |
| Approved  | d by        |                   | Comment |              |
|           |             |                   |         |              |
|           |             |                   |         |              |
|           |             |                   |         |              |
|           |             |                   |         |              |
| Approved  | d by        | Checked k         | ру      | Prepared by  |
| Kanglin.Z | hong        | Fuping.Wa         | ang     | Zaiping.Yang |
| 1         |             |                   |         |              |
|           |             |                   |         |              |



### **Table of Contents**

| Red | ord of Revision                     | 3  |
|-----|-------------------------------------|----|
|     | General Specifications              |    |
|     | Pin Assignment                      |    |
| 3   | Absolute Maximum Ratings            | 7  |
| 4.  | Electrical Characteristics          | 8  |
| 5   | Timing Chart                        | 9  |
| 6   | Optical Characteristics             | 15 |
| 7   | Environmental / Reliability Test    | 18 |
| 8   | Mechanical Drawing                  | 19 |
| 9   | Precautions for Use of OLED Modules | 20 |



## **Record of Revision**

| Rev. | Date      | Description   | Editor        |
|------|-----------|---------------|---------------|
| 1.0  | 2022-5-04 | First release | Kanglin.Zhong |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |
|      |           |               |               |



# 1 General Specifications

| No. | Item                           | Specification                  | Remark |
|-----|--------------------------------|--------------------------------|--------|
| 1   | OLED Size                      | 5.44 inch (Diagonal)           |        |
| 2   | Driver Element                 | AMOLED active matrix           |        |
| 3   | Resolution                     | 1080 (RGB) ×1920               |        |
| 4   | Display Mode                   | AMOLED                         |        |
| 5   | Pixel Pitch(mm)                | 0.0314(H) × 0.0628 (V)         |        |
| 6   | Display Colors                 | 16.7M                          |        |
| 7   | Surface Treatment              |                                |        |
| 8   | Color Arrangement              | Rendering                      |        |
| 9   | Interface                      | MIPI                           |        |
| 10  | Viewing Direction              | All                            |        |
| 11  | Gray Scale Inversion Direction | /                              | Note 1 |
| 12  | Outline Dimension (mm)         | 81.0 (W) ×138.2 (H) × 1.67 (T) |        |
| 13  | Active Area (mm)               | 67.824 (W) × 120.58 (H)        |        |
| 14  | Touch Screen                   | On-cell with Cover Lens        |        |
| 15  | Display Driver IC              | RM67199                        |        |
| 16  | Touch Driver IC                | GT9886                         |        |

Note 1: Viewing direction for best image quality is different from TFT definition. There is a 180° shift.

Note 2: RoHS compliant.

www.shtdo.com Page 4 of 20 Rev.1.0



# 2 Pin Assignment

# 2.1 OLED Pin assignment

| PIN | Symbol | I/O | Description                                          | Remark |
|-----|--------|-----|------------------------------------------------------|--------|
| 1   | GND1   | P   | Ground                                               |        |
| 2   | GND2   | Р   | Ground                                               |        |
| 3   | GND3   | Р   | Ground                                               |        |
| 4   | VBAT1  | Р   | power supply (4.2V)                                  |        |
| 5   | VBAT2  | Р   | power supply (4.2V)                                  |        |
| 6   | VBAT3  | Р   | power supply (4.2V)                                  |        |
| 7   | VBAT4  | Р   | power supply (4.2V)                                  |        |
| 8   | VBAT5  | Р   | power supply (4.2V)                                  |        |
| 9   | GND4   | Р   | Ground                                               |        |
| 10  | VPP    |     | Power supply for OTP. Float it for normal operation. |        |
| 11  | NC1    |     | NC                                                   |        |
| 12  | GND5   | Р   | Ground                                               |        |
| 13  | D3P    | 1   | MIPI DSI differential data pair (Data lane 3)        |        |
| 14  | D3N    | 1   | MIPI DSI differential data pair (Data lane 3)        |        |
| 15  | GND6   | Р   | Ground                                               |        |
| 16  | D0P    | 1/0 | MIPI DSI differential data pair (Data lane 0)        |        |
| 17  | D0N    | 1/0 | MIPI DSI differential data pair (Data lane 0)        |        |
| 18  | GND7   | Р   | Ground                                               |        |
| 19  | CLKP   | I   | MIPI DSI differential clock pair                     |        |
| 20  | CLKN   | I   | MIPI DSI differential clock pair                     |        |
| 21  | GND8   | Р   | Ground                                               |        |
| 22  | D1P    | I   | MIPI DSI differential data pair (Data lane 1)        |        |
| 23  | D1N    | 1   | MIPI DSI differential data pair (Data lane 1)        |        |
| 24  | GND9   | Р   | Ground                                               |        |
| 25  | D2P    | 1   | MIPI DSI differential data pair (Data lane 2)        |        |
| 26  | D2N    | ı   | MIPI DSI differential data pair (Data lane 2)        |        |
| 27  | GND10  | Р   | Ground                                               |        |
| 28  | RESX   | I   | Reset Signal ,Active Low.                            |        |
| 29  | VDDIO  | Р   | Digital circuit I/O power supply                     |        |
| 30  | VCI    | Р   | Power supply for Analog circuit.                     |        |
| 31  | TE     | 0   | Tearing effect.                                      |        |



### TA055FHV06CT2

| 32 | GND11         | Р   | Ground                                    |  |
|----|---------------|-----|-------------------------------------------|--|
| 33 | TSP_AVDD_3.3V | Р   | Touch IC analog power supply (3.3V)       |  |
| 34 | TSP_DVDD_1.8V | Р   | Touch IC Digital circuit I/O power supply |  |
| 35 | TSP_SDA       | 1/0 | Touch IIC Data signal                     |  |
| 36 | TSP_SCL       | 1   | Touch IIC Clock signal                    |  |
| 37 | TSP_RESET     | I   | Touch Reset Signal                        |  |
| 38 | TSP_ATTN      | I   | Touch Interrupt(1.8V)                     |  |
| 39 | ID            |     | ID Signal. ( not connect )                |  |
|    |               |     |                                           |  |
|    |               |     |                                           |  |
|    |               |     |                                           |  |
|    |               |     |                                           |  |

I---Input, O---Output, P--- Power/Ground



# 3 Absolute Maximum Ratings

Ta = 25 ℃

| Item                              | Symbol            | Min.  | Max. | Unit       | Remark |
|-----------------------------------|-------------------|-------|------|------------|--------|
|                                   | VBAT              | 2.5   | 5.0  | V          |        |
|                                   | VCI               | -0.30 | +5.5 | V          |        |
|                                   | VDDIO             | -0.30 | +5.5 | V          |        |
| Power Voltage                     | TSP_AVDD_3.3<br>V | -0.30 | +4.2 | V          |        |
|                                   | TSP_DVDD_1.8<br>V | -0.30 | +4.2 | V          |        |
| Operating Temperature             | Тор               | -20.0 | 70.0 | $^{\circ}$ |        |
| Storage Temperature               | T <sub>st</sub>   | -30.0 | 80.0 | $^{\circ}$ |        |
| Operating and Storage<br>Humidity | H <sub>stg</sub>  | 10%   | 90%  | %(RH)      |        |

www.shtdo.com Page 7 of 20 Rev.1.0



## 4. Electrical Characteristics

# **4.1 Recommended Operating Condition**

VCI=3.3V, GND=0V, Ta =  $25^{\circ}$ C

| It                   | em                   | Symbol            | Min.           | Тур. | Max.           | Unit | Remark              |
|----------------------|----------------------|-------------------|----------------|------|----------------|------|---------------------|
| Power V              | 'oltage              | VBAT              | 2.9            | 4.2  | 4.5            | V    |                     |
| Digital s<br>Voltage | upply                | VDDIO             | 1.65           | 1.8  | 3.3            | V    |                     |
| Analog s<br>Voltage  | supply               | VCI               | 2.5            | 2.8  | 3.3            | V    |                     |
| TP Powe              | ,                    | TSP_AVD<br>D_3.3  | 2.7            | 3.0  | 3.4            | V    |                     |
| TP POWE              | :1                   | TSP_DVD<br>D_1.8V | 1.65           | 1.8  | 3.3            | V    |                     |
| Input                | Low<br>Level         | $V_{IL}$          | 0              | -    | 0.3 x<br>VDDIO | V    |                     |
| Signal<br>Voltage    | High<br>Level        | V <sub>IH</sub>   | 0.7 x<br>VDDIO | ı    | VDDIO          | ٧    |                     |
| Current<br>Voltage   | of Power             | VBAT              | -              | 205  | 380            | mA   | 350 nits @Gray 255  |
| Current supply v     | of digital<br>oltage | Ivddio            | -              | -    | 10             | mA   |                     |
| Current supply v     | of analog<br>oltage  | I <sub>VCI</sub>  | -              | 50   | 60             | mA   | VCI=3.3V, @Gray 255 |

www.shtdo.com Page 8 of 20 Rev.1.0



## 5 Timing Chart

### 5.1 DSI Interface Timing Characteristics

### **HS Data Transmission Burst**



### HS clock transmission



www.shtdo.com Page 9 of 20 Rev.1.0



Timing Parameters:

| Parameter                                           | Description                                                                                                                                                                                                     | Min                                       | Тур | Max          | Unit |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|--------------|------|
| T <sub>CLK-POST</sub>                               | Time that the transmitter continues to send HS clock after the last associated Data Lane has transitioned to LP Mode. Interval is defined as the period from the end of Theorem to the beginning of Tclk-trail. | 60ns + 52*UI                              |     |              | ns   |
| T <sub>CLK-TRAIL</sub>                              | Time that the transmitter drives the HS-0 state after the last payload clock bit of a HS transmission burst.                                                                                                    | 60                                        |     |              | ns   |
| T <sub>HS-EXIT</sub>                                | Time that the transmitter drives LP-11 following a HS burst.                                                                                                                                                    | 300                                       |     |              | ns   |
| T <sub>CLK-TERM-EN</sub>                            | Time for the Clock Lane receiver to enable the HS line termination, starting from the time point when Dn crosses V <sub>IL,MAX</sub> .                                                                          | Time for Dn to reach V <sub>TERM-EN</sub> |     | 38           | ns   |
| T <sub>CLK-PREPARE</sub>                            | Time that the transmitter drives the Clock Lane LP-00 Line state immediately before the HS-0 Line state starting the HS transmission.                                                                           | 38                                        |     | 95           | ns   |
| T <sub>CLK-PRE</sub>                                | Time that the HS clock shall be driven by the transmitter prior to any associated Data Lane beginning the transition from LP to HS mode.                                                                        | 8                                         |     |              | UI   |
| T <sub>CLK-PREPARE</sub><br>+ T <sub>CLK-ZERO</sub> | T <sub>CLK-PREPARE</sub> + time that the transmitter drives the HS-0 state prior to starting the Clock.                                                                                                         | 300                                       |     |              | ns   |
| T <sub>D-TERM-EN</sub>                              | Time for the Data Lane receiver to enable the HS line termination, starting from the time point when Dn crosses V <sub>ILMAX</sub> .                                                                            | Time for Dn to reach V <sub>TERM-EN</sub> |     | 35 ns +4*UI  |      |
| T <sub>HS-PREPARE</sub>                             | Time that the transmitter drives the Data<br>Lane LP-00 Line state immediately before<br>the HS-0 Line state starting the HS<br>transmission                                                                    | 40ns + 4*UI                               |     | 85 ns + 6*UI | ns   |
| T <sub>HS-PREPARE</sub><br>+ T <sub>HS-ZERO</sub>   | T <sub>HS-PREPARE</sub> + time that the transmitter drives the HS-0 state prior to transmitting the Sync sequence.                                                                                              | 145ns + 10*UI                             |     |              | ns   |
| T <sub>HS-TRAIL</sub>                               | Time that the transmitter drives the flipped differential state after last payload data bit of a HS transmission burst                                                                                          | 60ns + 4*UI                               |     |              | ns   |





Bus turnaround (BAT) from MPU to display module timing



Bus turnaround (BAT) from display module to MPU timing

#### Low Power Mode:

| Parameter               | Description                                                                                                                     | Min                 | Тур                   | Max                   | Unit | Notes |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|-----------------------|------|-------|
| $T_{LPX(M)}$            | Transmitted length of any Low-Power state period of MCU to display module                                                       | 50                  | 2011                  | 150                   | ns   | 1,2   |
| T <sub>TA-SURE(M)</sub> | Time that the display module waits after the LP-10 state before transmitting the Bridge state (LP-00) during a Link Turnaround. | T <sub>LPX(M)</sub> |                       | 2*T <sub>LPX(M)</sub> | ns   | 2     |
| $T_{LPX(D)}$            | Transmitted length of any Low-Power state period of display module to MCU                                                       | 50                  |                       | 150                   | ns   | 1,2   |
| T <sub>TA-GET(D)</sub>  | Time that the display module drives the Bridge state (LP-00) after accepting control during a Link Turnaround.                  |                     | 5*T <sub>LPX(D)</sub> |                       | ns   | 2     |
| T <sub>TA-GO(D)</sub>   | Time that the display module drives the Bridge state (LP-00) before releasing control during a Link Turnaround.                 |                     | 4*T <sub>LPX(D)</sub> |                       | ns   | 2     |
| T <sub>TA-SURE(D)</sub> | Time that the MPU waits after the LP-10 state before transmitting the Bridge state (LP-00) during a Link Turnaround.            | T <sub>LPX(D)</sub> |                       | 2*T <sub>LPX(D)</sub> | ns   | 2     |

#### NOTE:

1. T<sub>LPX</sub> is an internal state machine timing reference. Externally measured values may differ slightly from the specified values due to asymmetrical rise and fall times.

2. Transmitter-specific parameter

<u>www.shtdo.com</u> Page 11 of 20 Rev.1.0



### 5.2 Reset Input timing



Reset input timing:

IOVCC=1.65 to 3.6V, VDD=2.5 to 3.6V, AGND=DGND=0V, Ta=-40 to 85℃

| Symbol                                    | Parameter                 | Related Pins | MIN | TYP | MAX                                      | Note                                    | Unit |
|-------------------------------------------|---------------------------|--------------|-----|-----|------------------------------------------|-----------------------------------------|------|
| t <sub>RESW</sub>                         | *1) Reset low pulse width | RESX         | 10  | -   | -                                        | -                                       | μS   |
| t <sub>REST</sub> *2) Reset complete time |                           |              | -   | -   | 5                                        | When reset applied during Sleep in mode | ms   |
|                                           | -                         |              | -   | 120 | When reset applied during Sleep out mode | ms                                      |      |

Note 1) Spike due to an electrostatic discharge on RESX line does not cause irregular system reset according to the table below.

| RESX Pulse           | Action                                                          |
|----------------------|-----------------------------------------------------------------|
| Shorter than 5µs     | Reset Rejected                                                  |
| Longer than 10μs     | Reset                                                           |
| Between 5μs and 10μs | Reset starts (It depends on voltage and temperature condition.) |

Note 2. During the resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out –mode. The display remains the blank state in Sleep In –mode) and then return to Default condition for H/W reset.

Note 3. During Reset Complete Time, data in OTP will be latched to internal register during this period. This loading is done every time when there is H/W reset complete time (tREST) within 5ms after a rising edge of RESX.

Note 4. Spike Rejection also applies during a valid reset pulse as shown below:



Note 5. It is necessary to wait 5msec after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120msec.

<u>www.shtdo.com</u> Page 12 of 20 Rev.1.0



## 5.3 Power On Timing



www.shtdo.com Page 13 of 20 Rev.1.0



### 5.4 Power Off Timing





# 6 Optical Characteristics

Ta=25 ℃

| Item           |       | Symbol          | Condition          | Min.  | Тур.  | Max.  | Unit   | Remark         |
|----------------|-------|-----------------|--------------------|-------|-------|-------|--------|----------------|
| View Angles    |       | θТ              | - CR ≥ 1000        | 80    | -     | -     | Degree |                |
|                |       | θВ              |                    | 80    | -     | -     |        |                |
|                |       | θL              |                    | 80    | -     | -     |        | Note 2         |
|                |       | θR              |                    | 80    | -     | -     |        |                |
| Contrast Ratio |       | CR              | θ=0°               | 60000 | -     | -     |        | Note1<br>Note3 |
| Response Time  |       | T <sub>ON</sub> | 25℃                | -     | -     | 2     | ms     | Note1<br>Note4 |
| Chromaticity   | White | х               | Backlight is<br>on | 0.275 | 0.295 | 0.315 |        |                |
|                |       | У               |                    | 0.285 | 0.305 | 0.325 | 1      |                |
|                | Red   | х               |                    | 0.66  | 0.69  | 0.72  |        |                |
|                |       | У               |                    | 0.28  | 0.31  | 0.34  |        | Note1          |
|                | Green | х               |                    | 0.195 | 0.235 | 0.275 |        | Note5          |
|                |       | У               |                    | 0.68  | 0.72  | 0.760 | -      |                |
|                | Blue  | х               |                    | 0.113 | 0.143 | 0.173 |        |                |
|                |       | У               |                    | 0.014 | 0.044 | 0.074 |        |                |
| Uniformity     |       | U               |                    | 75    | -     | -     | %      | Note1<br>Note6 |
| NTSC           |       |                 |                    | 90    | 109   | -     | %      | Note 5         |
| Luminance      |       | L               |                    | 315   | 350   | 385   | cd/m²  | Note1<br>Note7 |

### **Test Conditions:**

- 1. The ambient temperature is 25±3℃.humidity is 65±20%RH, Dark Room.
- 2. The test systems refer to Note 1 and Note 2.

www.shtdo.com Page 15 of 20 Rev.1.0



### Note 1: Definition of optical measurement system.

Properties are measured at the center point of the OLED screen. All input terminals OLED panel must be ground when measuring the center area of the panel.



| Item           | Photo detector | Field |  |
|----------------|----------------|-------|--|
| Contrast Ratio |                |       |  |
| Luminance      | SR-3A          | 1°    |  |
| Chromaticity   | SK-SA          |       |  |
| Lum Uniformity |                |       |  |
| Response Time  | BM-7A          | 2°    |  |

Note 2: Definition of viewing angle range and measurement system.

Viewing angle is measured at the center point of the OLED by CONOSCOPE(ergo-80).



Note 3: Definition of contrast ratio

Contrast ratio (CR) = Luminance measured when OLED is on the "White" state

Luminance measured when OLED is on the "Black" state

Vwhite: To be determined Vblack: To be determined.

www.shtdo.com Page 16 of 20 Rev.1.0

<sup>&</sup>quot;White state ": The state is that the OLED should drive by Vwhite.

<sup>&</sup>quot;Black state": The state is that the OLED should drive by Vblack.



### Note 4: Definition of response time

The response time is defined as the OLED optical switching time interval between "White" state and "Black" state. Rise time  $(T_{ON})$  is the time between photo detector output intensity changed from 90% to 10%. And fall time  $(T_{OFF})$  is the time between photo detector output intensity changed from 10% to 90%.



Note 5: Definition of color chromaticity (CIE1931)

Color coordinates measured at center point of OLED.

### Note 6: Definition of luminance uniformity

Active area is divided into 9 measuring areas (Refer Fig. 2). Every measuring point is placed at the center of each measuring area.

Luminance Uniformity (U) = Lmin/Lmax

L----- Active area length W---- Active area width



Lmax: The measured Maximum luminance of all measurement position.

Lmin: The measured Minimum luminance of all measurement position.

### Note 7: Definition of luminance:

Measure the luminance of white state at center point.

www.shtdo.com Page 17 of 20 Rev.1.0



# 7 Environmental / Reliability Test

| No | Test Item                                      | Condition                                                                                                                                                                                      | Remarks                                                    |  |
|----|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|
| 1  | High Temperature Operation                     | Ts = +70℃, 120 hours                                                                                                                                                                           | No abnormalities in functions                              |  |
| 2  | Low Temperature<br>Operation                   | Ta = -20°C, 120 hours                                                                                                                                                                          | No abnormalities in functions                              |  |
| 3  | High Temperature<br>Storage                    | Ta = +85 °C , 120 hours                                                                                                                                                                        | No abnormalities in functions                              |  |
| 4  | Low Temperature<br>Storage                     | Ta = -40°C, 120 hours                                                                                                                                                                          | No abnormalities in functions                              |  |
| 5  | Storage at High<br>Temperature and<br>Humidity | Ta = +60°C, 93% RH max,120hours                                                                                                                                                                | No abnormalities in functions                              |  |
| 6  | Thermal Shock (non-operating)                  | -40° $\mathbb{C}$ 30 min $^{\sim}$ +85° $\mathbb{C}$ 30 min, Change time: 0.5 hour $\square$ 5 min $\square$ 0.5 hour.32 Cycle                                                                 | Start with cold temperature,<br>End with high temperature, |  |
| 7  | ESD                                            | C=150pF, R=330 $\Omega$ ,5point/panel Air: $\pm$ 6Kv, 20times; Contact: $\pm$ 4Kv,20times (Environment:15 $^{\circ}$ C $^{\circ}$ 35 $^{\circ}$ C, 30% $^{\circ}$ 60%.86Kpa $^{\circ}$ 106Kpa) | No abnormalities in functions                              |  |

Note1: Ts is the temperature of panel's surface.

Note2: Ta is the ambient temperature of samples.

www.shtdo.com Page 18 of 20 Rev.1.0



## 8 Mechanical Drawing





### 9 Precautions for Use of OLED Modules

### **Handling Precautions**

- 9.1.1 The display panel is made of glass. Do not subject it to a mechanical shock by dropping it from a high place, etc.
- 9.1.2 Do not apply excessive force to the display surface or the adjoining areas since this may cause the color tone to vary.
- 9.1.3 The polarizer covering the display surface of the OLED module is soft and easily scratched. Handle this polarizer carefully.
- 9.1.4 If the display surface is contaminated, breathe on the surface and gently wipe it with a soft dry cloth. If still not completely clear, moisten cloth with one of the following solvents:
  - Isopropyl alcohol
  - Ethyl alcohol

Solvents other than those mentioned above may damage the polarizer. Especially, do not use the following:

- Water
- Ketone
- Aromatic solvents
- 9.1.6 Do not attempt to disassemble the OLED Module.
- 9.1.7 If the logic circuit power is off, do not apply the input signals.
- 9.1.8 To prevent destruction of the elements by static electricity, be careful to maintain an optimum work environment.
  - 9.1.8.1 Be sure to ground the body when handling the OLED Modules.
  - 9.1.8.2 Tools required for assembly, such as soldering irons, must be properly ground.
- 9.1.8.3 To reduce the amount of static electricity generated, do not conduct assembly and other work under dry conditions.
- 9.1.8.4 The OLED Module is coated with a film to protect the display surface. Be care when peeling off this protective film since static electricity may be generated.

#### **Storage Precautions**

- 9.2.1 When storing the OLED modules, avoid exposure to direct sunlight or to the light of fluorescent lamps.
- 9.2.2 The OLED modules should be stored under the storage temperature range. If the OLED modules will be stored for a long time, the recommend condition is: Temperature : 0  $^{\circ}$ C  $\sim$  40  $^{\circ}$ C Relatively humidity:  $\leq$ 80%
  - 9.2.3 The OLED modules should be stored in the room without acid, alkali and harmful gas.

#### **Transportation Precautions**

9.3.1 The OLED modules should be no falling and violent shocking during transportation, and also should avoid excessive press, water, damp and sunshine.

www.shtdo.com Page 20 of 20 Rev.1.0