### ECE408/CS483/CSE408 Fall 2022

**Applied Parallel Programming** 

Lecture 1: Introduction

## Before We Get Started

- Welcome to the course!
- The course is taught in in-person, but is 100% digital
  - Lectures are in-class and will be recorded and posted on-line
  - 7 Labs and 1 project are on-line
  - 2 Exams are on-line
- Lecture slides will be posted on-line prior to the lecture on the course's wiki page
- The lectures will be recorded and posted on-line as well

## People

### Instructors:

Prof. Sanjay Patel (sjp@illinois.edu)

Prof. Volodymyr Kindratenko (kindrtnk@illinois.edu)

### TAs:

| Fan, Xulin     | xulinf2@illinois.edu  |
|----------------|-----------------------|
| Guo, Guannan   | gguo4@illinois.edu    |
| Ma, Xiaoyu     | xiaoyum2@illinois.edu |
| Tao, Heyi      | heyitao2@illinois.edu |
| Wang, Jiangran | jw22@illinois.edu     |
| Zhang, Yichi   | yichi5@illinois.edu   |
| Zhu, Xiyue     | xiyuez2@illinois.edu  |
| Song, Yifei    | yifeis7@illinois.edu  |
| Liu, Howie     | hanwenl4@illinois.edu |

## About Prof. Sanjay Patel

- Ph.D: University of Michigan, Ann Arbor, 1999
- Faculty: University of Illinois since 1999
- Research: Computing Systems, Architecture, Computer Vision, ML
- Author: Introduction to Computing Systems (now in 3<sup>rd</sup> edition!)
- Entrepreneur: Founded/Built Several Successful Companies
- Director of Alchemy Foundry





## Creating Technology that has Impact



2004-2008 Acquired by Nvidia

> Notable Alum: Chris Lamb



2011-2018 Acquired by Foxconn

Founding Team: Quang Nguyen Dennis Lin Simon Venshtain

### DigitalGemini Data to Drive the Future

2019-2022 Acquired by Uhnder

Founding Team: Henry Haase Yuan Zhang Yumai Sun Ke Sun



2020-

Founding Team:
John Paul
Stephen Hurwitt
Siqi Zhang
Ryan Oberlander



2020-

Founding Team: Yucheng Liang Chak Ho Chan Shuchen Zhang



## About Prof. V. Kindratenko

- Ph.D. from University of Antwerp, Belgium, 1997
- At NCSA since 1997
  - Senior Research Scientist
  - Director of Innovative Systems Lab
  - Co-director of the Center for AI Innovation
- Research: Computing Systems, HPC, Computational Accelerators (FPGAs, GPUs), ML



AC – first GPU HPC cluster built in 2008 (used to teach this course too)

32 S1070 GPUs





HAL – first AIoriented cluster built in 2018

• 64 V100 GPUs

## Course Goals

- Learn to program massively parallel processors and achieve
  - High performance
  - Functionality and maintainability
  - Scalability across future generations
- Technical subjects
  - Parallel programming basics
  - Principles and patterns of parallel algorithms
  - Programming API, tools and techniques
  - Processor architecture features and constraints
  - Killer apps

### Web Resources

- Web page: <a href="https://wiki.illinois.edu/wiki/display/ECE408">https://wiki.illinois.edu/wiki/display/ECE408</a>
  - Announcements and handouts
  - Links to lecture slides/recordings

- Web board discussions in Campuswire
  - Channel for electronic announcements
  - Forum for Q&A staff will read the board, and your classmates often have answers

Canvas – grades & exams & lab questions & project reports

## Grading

### • Exams: 40%

- Midterm 1: 20% (~ first 11 lectures)
- − Midterm 2: 20% (~ the remaining lectures)

### • Labs (Machine Problems): 35%

- Passing Datasets 90%
- Reasonable-looking answers to questions
- Lowest graded lab will be dropped

### • **Project: 25%**

- Demo/Functionality/Coding Style: 50%
- Performance with full functionality: 50%
- Detailed Rubric will be posted

## Academic Honesty

- You are allowed and encouraged to discuss assignments with other students in the class. Getting verbal advice/help from people who've already taken the course is also fine.
- Any reference to assignments from previous terms or web postings is unacceptable.
- Any copying of non-trivial code is unacceptable
  - Non-trivial = more than a line or so
  - Copying includes reading someone else's code and then going off to write your own.
  - Those who have allowed copying will also be penalized.

## Academic Honesty (cont'd)

- Giving/receiving help on an exam is unacceptable.
- Deliberately sidestepping the lab requirements is unacceptable.
- Penalties for academic dishonesty:
  - Case will be filed with FAIR
  - Zero on the assignment/exam for the first occasion
  - Automatic failure of the course for repeat offenses

## Text/Notes

- 1. D. Kirk and W. Hwu, "Programming Massively Parallel Processors A Hands-on Approach," Morgan Kaufman Publisher, 3rd edition, 2016, ISBN 978-0123814722
- 2. NVIDIA, *NVidia CUDA C Programming Guide*, version 7.5 or later (reference book) https://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html





## Schedule for First 3 Weeks

#### • Week 1:

- Tuesday: Lecture 1: Introduction
- Thursday: Lecture 2: CUDA Intro
- Due: Lab 0, Installation of Rai / Device Query

#### • Week 2:

- Tuesday: Lecture 3: Data Parallelism Model
- Thursday: Lecture 4: CUDA Memory Model
- Due: Lab 1, Vector Addition

### • Week 3:

- Tuesday: Lecture 5: CUDA Memory Model
- Thursday: Lecture 6: Performance Considerations
- Due: Lab 2, Simple Matrix Multiply

Labs 1-7 and Project
Milestones (PMs) are
due on Fridays at
8:00pm US Central Time
(or Friday 8pm Beijing
Time for ZJUI students)

## Lab 0

• Due on Monday August 29<sup>th</sup> at 8pm.

• You'll use **rai** to submit jobs to be compiled & tested & graded.

• Canvas will be used for questions associated with each Lab.

• On Thursday morning we'll publish all the details for Lab 0

## Old Paradigm

## We were able to understand, design, and manufacture what we can measure

 Physical instruments allowed us to see farther, capture more, communicate better, understand natural processes, control artificial processes...

## New Paradigm

## We are able to understand, design, and create what we can compute

– Computational models are allowing us to see even farther, going back and forth in time, learn better, test hypothesis that cannot be verified any other way, create safe artificial processes…

## "Old" Paradigm



## New Paradigm



## Examples of Paradigm Shift

- Conventional semiconductor Lithography → Computational correction
- Electron Microscopy → Computational Microscopy
- Film Photography → Deep-learning driven, computational imaging
- X-Rays → CT & MRI Scans with reconstruction
- Land-line phones → Zoom video conferencing
- Cars → Self-driving electric taxis
- Print and Broadcast Ads → AI-assisted Digital Ad Placement

Why is this happening now?

## Dennard Scaling of MOS Devices





JSSC Oct **1974**, page 256

- In this ideal scaling, as  $\lambda \rightarrow \alpha^* \lambda$ 
  - $V_{DD} \rightarrow \alpha^* V_{DD}$ ,  $C \rightarrow \alpha^* C$ ,  $I \rightarrow \alpha^* I$
  - Delay =  $CV_{DD}/I$  scales by  $\alpha$ , so  $f \rightarrow 1/\alpha$
  - Power for each transistor is CV<sup>2</sup>\*f and scales by  $\alpha^2$
- Total power constant for same chip area

## Frequency Scaled Too Fast 1993-2003



### Total Processor Power Increased

(super-scaling of frequency and chip size)



## Post-Dennard Computer Architecture

- Multiple cores with more moderate clock frequencies
- Heavy use of threading, vector execution
- Systems-on-a-chip with latency-oriented cores, throughput-oriented cores, and specialized cores
- 3D packaging for more memory bandwidth

## Qualcomm 888 SoC



## CPUs: Latency Oriented Design

- High clock frequency
- Large caches
  - Convert long latency memory accesses to short latency cache accesses
- Sophisticated control
  - Branch prediction for reduced branch latency
  - Data forwarding for reduced data latency
- Powerful ALU
  - Reduced operation latency



## GPUs: Throughput Oriented Design

- Moderate clock frequency
- Small caches
  - To boost memory throughput
- Simple control
  - No branch prediction
  - No data forwarding
- Energy efficient ALUs
  - Many, long latency but heavily pipelined for high throughput
- Require massive number of threads to tolerate latencies



## CPU vs GPU

- 10<sup>th</sup> Gen Intel Core
  - 10 cores in silicon
  - 14 nm process



### NVIDIA A100

- 3456 CUDA cores
- 7 nm process



# Today's approach for compute-intensive applications

- CPUs for sequential parts where latency hurts
  - CPUs can be 10+X faster than GPUs for sequential code
- GPUs for parallel parts where throughput wins
  - GPUs can be 10+X faster than CPUs for parallel code

### Heterogeneous Parallel Computing Applications

Financial Analysis

**Scientific Simulation** 

**Engineering Simulation** 

Data
Intensive
Analytics

Medical Imaging

Digital Audio Processing Digital Video Processing

**Computer Vision** 

Machine Learning Electronic Design Automation

**Biomedical Informatics** 

**Statistical Modeling** 

Ray Tracing Rendering

**Interactive Physics** 

Numerical Methods

## Parallel Programming Work Flow

- Identify compute intensive parts of an application
- Adopt/create scalable algorithms
- Optimize data arrangements to maximize locality
- Performance Tuning
- Pay attention to code **portability**, **scalability**, and **maintainability**

## Simple Parallelism

```
for (i = 0, i < n, i++) {
   C[i] = A[i] + B[i];
}</pre>
```

• Loop iterations are independent of each other (caveat: what about i?)

- We want to express this loop in a form where the parallelism can be converted into independent operations.
- This semester we will us CUDA to do that.

## Parallelism Scalability



## Algorithm Complexity and Data Scalability



## Load Balance

• The total amount of time to complete a parallel job is limited by the thread that takes the longest to finish



## Global Memory Bandwidth

**Ideal** 







# Conflicting Data Accesses Cause Serialization and Delays

 Massively parallel execution cannot afford serialization





• Contentions in accessing critical data causes serialization

## **ANY MORE QUESTIONS?**