



# 从零开始的RISC-V模拟器开发第7讲QEMU篇之CPU点拟化1

中国科学院软件研究所 PLCT实验室

王俊强 wangjunqiang@iscas.ac.cn 李威威 liweiwei@iscas.ac.cn 吴伟 wuwei2016@iscas.ac.cn





# 本课内容

# CPU虚拟化

- ▶ RISCV CPU实现分析
- ➤ 新RISCV CPU建立
- ➤ TCG原理与指令翻译
- → DecodeTree与NICE指令添加
- → CSR寄存器实现添加





# QEMU中的CPU Model

# QEMU中RISC-V CPU的支持

\$qemu-system-riscv32 -cpu? any lowrisc-ibex

rv32

sifive-e31

sifive-e34

sifive-u34



sifive-u54

sifive-e51

#### QOM之TYPE定义

文件: target/riscv/cpu.h

registering user creatable types

```
#define TYPE RISCV CPU "riscv-cpu"
#define RISCV_CPU_TYPE_SUFFIX "-" TYPE_RISCV_CPU
#define RISCV_CPU_TYPE_NAME(name) (name RISCV_CPU_TYPE_SUFFIX)
#define CPU RESOLVING TYPE TYPE RISCV CPU
#define TYPE_RISCV_CPU_ANY
                                        RISCV_CPU_TYPE_NAME("any")
#define TYPE RISCV CPU BASE32
                                        RISCV CPU TYPE NAME("rv32")
#define TYPE RISCV CPU BASE64
                                        RISCV_CPU_TYPE_NAME("rv64")
#define TYPE RISCV CPU IBEX
                                        RISCV CPU TYPE NAME("lowrisc-ibex")
#define TYPE RISCV CPU SIFIVE E31
                                        RISCV CPU TYPE NAME("sifive-e31")
#define TYPE_RISCV_CPU_SIFIVE_E34
                                        RISCV_CPU_TYPE_NAME("sifive-e34")
#define TYPE RISCV CPU SIFIVE E51
                                        RISCV CPU TYPE NAME("sifive-e51")
#define TYPE RISCV CPU SIFIVE U34
                                        RISCV CPU TYPE NAME("sifive-u34")
#define TYPE_RISCV_CPU_SIFIVE_U54
                                        RISCV_CPU_TYPE_NAME("sifive-u54")
```







# RISC-V CPU的Class与Object

#### Class:

```
struct RISCVCPUClass {
    /*< private >*/
    CPUClass parent_class;
    /*< public >*/
    DeviceRealize parent_realize;
    DeviceReset parent_reset;
};
```

#### 实例Object:

```
struct RISCVCPU {
    /*< private >*/
    CPUState parent_obj;
    /*< public >*/
    CPUNegativeOffsetState neg;
    CPURISCVState env;

    char *dyn_csr_xml;

    /* Configuration Settings */
    struct {
        ......
        } cfg;
};
```

#### 部分TYPE线

```
TYPE_CPU

TYPE_RISCV_CPU

TYPE_RISCV_CPU

_***
```

```
TypeInfo TypeImpl Object
```

```
#define DEFINE_CPU(type_name, initfn)
{
    .name = type_name,
    .parent = TYPE_RISCV_CPU,
    .instance_init = initfn
}
```

文件:target/riscv/cpu.c

```
static const TypeInfo riscv cpu type infos[] = {
        .name = TYPE RISCV CPU,
        .parent = TYPE CPU,
        .instance size = sizeof(RISCVCPU),
        .instance align = alignof (RISCVCPU),
        .instance init = riscv cpu init,
        .abstract = true,
        .class_size = sizeof(RISCVCPUClass),
        .class init = riscv cpu class init,
    DEFINE CPU(TYPE RISCV CPU ANY,
                                                riscv any cpu init),
#if defined(TARGET RISCV32)
    DEFINE CPU(TYPE RISCV CPU BASE32,
                                                rv32 base cpu init),
    DEFINE CPU(TYPE RISCV CPU IBEX,
                                                rv32 ibex cpu init),
    DEFINE CPU(TYPE RISCV CPU SIFIVE E31,
                                                rv32 sifive e cpu init),
#elif defined(TARGET RISCV64)
    DEFINE CPU(TYPE RISCV CPU BASE64,
                                                rv64 base cpu init),
    DEFINE_CPU(TYPE_RISCV_CPU_SIFIVE_E51,
                                                rv64_sifive_e_cpu_init),
    DEFINE CPU(TYPE RISCV CPU SIFIVE U54,
                                                rv64 sifive u cpu init),
#endif
};
DEFINE_TYPES(riscv_cpu_type_infos)
```











# RISC-V CPU的Class

#### Class:

```
struct RISCVCPUClass {
    /*< private >*/
    CPUClass parent_class;
    /*< public >*/
    DeviceRealize parent_realize;
    DeviceReset parent_reset;
};
```

```
struct DeviceClass {
    /*< private >*/
    ObjectClass parent_class;
    /*< public >*/

    DECLARE_BITMAP(categories, DEVICE_CATEGORY_MAX);
    const char *fw_name;
    const char *desc;

    Property *props_;

    bool user_creatable;
    bool hotpluggable;

    DeviceReset reset;
    DeviceRealize realize;
    DeviceUnrealize unrealize;
    ......
};
```

#### Class继承

RISCVCPUClass

**CPUClass** 

DeviceClass

```
struct CPUClass {
    DeviceClass parent class;
    ObjectClass *(*class by name)();
    void (*parse features)();
    int reset dump flags;
    bool (*has work)();
    bool (*virtio is big endian)();
    int (*memory_rw_debug)();
    void (*dump state)();
    GuestPanicInformation* (*get crash info)();
    void (*dump statistics)();
    int64 t (*get arch id)();
    bool (*get_paging_enabled)();
    void (*get_memory_mapping)();
    void (*set pc)();
    hwaddr (*get_phys_page_debug)();
   hwaddr (*get_phys_page_attrs_debug)();
    int (*asidx from attrs)();
    int (*gdb read register)();
    int (*gdb write register)();
    int (*write elf64 note)();
    int (*write elf64 gemunote)();
    int (*write_elf32_note)();
    int (*write elf32 gemunote)();
    const VMStateDescription *vmsd;
    const char *gdb_core_xml_file;
    gchar * (*gdb_arch_name)();
    const char * (*gdb_get_dynamic_xml)();
    void (*disas set info)();
    const char *deprecation note;
    int gdb_num_core_regs;
    bool gdb_stop_before_watchpoint;
    struct AccelCPUClass *accel cpu;
    struct TCGCPUOps *tcg_ops;
};
```



# RISC-V CPU的Class

```
struct RISCVCPUClass {
    struct TCGCPUOps *tcg_ops;
    /*< private >*/
    CPUClass parent_class;
    /*< public >*/
    DeviceRealize parent_realize;
    DeviceReset parent_reset;
};
```

```
static struct TCGCPUOps riscv_tcg_ops = {
    .initialize = riscv_translate_init,
    .synchronize_from_tb = riscv_cpu_synchronize_from_tb,
    .cpu_exec_interrupt = riscv_cpu_exec_interrupt,
    .tlb_fill = riscv_cpu_tlb_fill,

#ifndef CONFIG_USER_ONLY
    .do_interrupt = riscv_cpu_do_interrupt,
    .do_transaction_failed = riscv_cpu_do_transaction_failed,
    .do_unaligned_access = riscv_cpu_do_unaligned_access,
#endif /* !CONFIG_USER_ONLY */
};
```

#### 设置函数:

```
device_class_set_parent_realize(dc, riscv_cpu_realize,&mcc->parent_realize);
device_class_set_parent_reset(dc, riscv_cpu_reset, &mcc->parent_reset);
```

#### 文件:include/hw/core/tcg-cpu-ops.h

```
struct TCGCPUOps {
    void (*initialize)(void);
    void (*synchronize from tb)(CPUState *cpu, const TranslationBlock *tb);
    void (*cpu exec enter)(CPUState *cpu);
    void (*cpu exec exit)(CPUState *cpu);
    bool (*cpu exec interrupt)(CPUState *cpu, int interrupt request);
    void (*do interrupt)(CPUState *cpu);
    bool (*tlb fill)(CPUState *cpu, vaddr address, int size,
                    MMUAccessType access_type, int mmu_idx,
                    bool probe, uintptr t retaddr);
    void (*debug_excp_handler)(CPUState *cpu);
#ifdef NEED CPU H
#ifdef CONFIG SOFTMMU
    void (*do transaction_failed)(CPUState *cpu, hwaddr physaddr, vaddr addr,
                                  unsigned size, MMUAccessType access type,
                                  int mmu idx, MemTxAttrs attrs,
                                  MemTxResult response, uintptr t retaddr);
    void (*do unaligned access)(CPUState *cpu, vaddr addr,
                                MMUAccessType access type,
                                int mmu idx, uintptr t retaddr);
    vaddr (*adjust_watchpoint_address)(CPUState *cpu, vaddr addr, int len);
    bool (*debug_check_watchpoint)(CPUState *cpu, CPUWatchpoint *wp);
    bool (*io recompile replay branch)(CPUState *cpu,
                                       const TranslationBlock *tb);
#endif /* CONFIG SOFTMMU */
#endif /* NEED_CPU_H */
```



# RISC-V CPU的Object

#### 实例Object:

```
struct RISCVCPU {
    /*< private >*/
    CPUState parent_obj;
    /*< public >*/
    CPUNegativeOffsetState neg;
    CPURISCVState env;

    char *dyn_csr_xml;

    /* Configuration Settings */
    struct {
        ......
        } cfg;
};
```

RISC-V寄存器(参考spec): X0~X31 for int XLEN F0~F31 for fd FLEN

F0~F31 for fd FLEN V0~V32 for vector VLEN/SEW CSR(Control and Status Register)寄存器

struct { bool ext i; bool ext\_e; bool ext g; bool ext m; bool ext\_a; bool ext f; bool ext d; bool ext c; bool ext\_s; bool ext u; bool ext h; bool ext v; bool ext counters; bool ext\_ifencei; bool ext icsr; char \*priv\_spec; char \*user spec; char \*vext spec; uint16 t vlen; uint16 t elen; bool mmu; bool pmp; } cfg;

#### 文件: target/riscv/cpu.h

```
struct CPURISCVState {
    target ulong gpr[32];
    uint64 t fpr[32]; /* assume both F and D extensions */
    /* vector coprocessor state. */
    uint64 t vreg[32 * RV VLEN MAX / 64] QEMU ALIGNED(16);
    //vector reg
    target ulong pc;
    target ulong misa;
    uint32 t features;
    /* Hypervisor CSRs */
    /* Virtual CSRs */
    /* HS Backup CSRs */
    /* temporary htif regs */
    /* physical memory protection */
    /* machine specific rdtime callback */
    /* True if in debugger mode. */
    bool debugger;
    float status fp status;
    /* Fields from here on are preserved across CPU reset. */
    OEMUTimer *timer; /* Internal timer */
};
```



# RISC-V CPU的实例化函数

#### RISCV CPU TypeInfo注册:

```
.instance_init = riscv_cpu_init,
.class_init = riscv_cpu_class_init,
```

#### 特定RISCV CPU TypeInfo注册(以E31为例):

```
.instance_init = rvxx_sifive_e_cpu_init,
.class_init = riscv_cpu_class_init,
```

#### **Object**

#### 注册定义宏:

```
static void rvxx_sifive_e_cpu_init(Object *obj)
{
    CPURISCVState *env = &RISCV_CPU(obj)->env;
    set_misa(env, RVXLEN | RVI | RVM | RVA | RVC | RVU);
    set_priv_version(env, PRIV_VERSION_1_10_0);
    set_resetvec(env, 0x1004);
    qdev_prop_set_bit(DEVICE(obj), "mmu", false);
}
```

#### 文件:target/riscv/cpu.c

```
static void riscv_cpu_class_init(ObjectClass *c, void *data)

parent_realize与parent_reset

GDB相关接口

cpu索引,状态判断,PC设置功能接口(基于env)

tcg_ops操作接口

riscv_cpu_properties属性接口
```

#### GHashTable

#### env设置接口:

```
void set_misa(CPURISCVState *env, target_ulong misa)
void set_priv_version(CPURISCVState *env, int priv_ver)
void set_vext_version(CPURISCVState *env, int vext_ver)
void set_feature(CPURISCVState *env, int feature)
void set_resetvec(CPURISCVState *env, int resetvec)
```

#### 属性设置接口:

```
void qdev_prop_set_bit(DeviceState *dev,.....)
.....
void qdev_prop_set_uint32(DeviceState *dev,.....)
```

# struct RISCVCPU CPURISCVState env

misa

priv\_ver

vext\_ver

features

resetvec



修改Property 更新env riscv\_cpu\_realize使用





#### 以N600为示例:

```
#define TYPE_RISCV_CPU_NUCLEI_N600 RISCV_CPU_TYPE_NAME("nuclei-n600")

static const TypeInfo riscv_cpu_type_infos[] = {
    .....
    DEFINE_CPU(TYPE_RISCV_CPU_NUCLEI_N600, rv32_nuclei_n_cpu_init),
    .....
};

static void rv32_nuclei_n_cpu_init(Object *obj)
{
    CPURISCVState *env = &RISCV_CPU(obj)->env;
    set_misa(env, RV32 | RVI | RVM | RVA | RVC | RVF | RVD | RVU);
    set_priv_version(env, PRIV_VERSION_1_10_0);
    qdev_prop_set_bit(DEVICE(obj), "mmu", false);
    set_resetvec(env, DEFAULT_RSTVEC);
    set_feature(env, RISCV_FEATURE_PMP);
}
```

qemu命令示例(开关指令扩展): qemu-system-riscv32 -cpu nuclei-n600,x-nice=true qemu-system-riscv32 -cpu rv32,f=true,d=true, x-v=false

| CORE系列 | RISC-V支持状态        |
|--------|-------------------|
| N600   | RV32I/M/A/C/F/D/P |
| NX600  | RV64I/M/A/C/F/D/P |
| UX600  | RV64I/M/A/C/F/D/P |

#### 运行结果:

```
$qemu-system-riscv32 -cpu ?
any
lowrisc-ibex
nuclei-n600
rv32
sifive-e31
sifive-e34
sifive-u34
$qemu-system-riscv64 -cpu ?
any
nuclei-nx600
nuclei-ux600
rv64
sifive-e51
sifive-e51
sifive-u54
```

#### 定义于:target/riscv/cpu.c

static Property riscv\_cpu\_properties[]



```
static void rv32_base_cpu_init(Object *obj)
{
    CPURISCVState *env = &RISCV_CPU(obj)->env;
    /* We set this in the realise function */
    set_misa(env, RV32);
}
```





#### Machine中NucLeiNSoCState扩充 ps:原NucleiHBSoCState

```
typedef struct NucLeiNSoCState
{
    /*< private >*/
    SysBusDevice parent_obj;

    /*< public >*/
} NucLeiNSoCState;
```

```
static Property riscv_harts_props[]
num-harts
hartid-base
cpu-type
resetvec
```

```
typedef struct NucLeiNSoCState
{
    /*< private >*/
    SysBusDevice parent_obj;

    /*< public >*/
    RISCVHartArrayState cpus;
    //RISCVCPU cpu;
} NucLeiNSoCState;
```

关于Hart? 硬件线程 socket? 槽数目

```
struct RISCVHartArrayState {
    /*< private >*/
    SysBusDevice parent_obj;

    /*< public >*/
    uint32_t num_harts;
    uint32_t hartid_base;
    char *cpu_type;
    uint64_t resetvec;
    RISCVCPU *harts;
};
```

TYPE\_SYS\_BUS\_DEVICE

#### 文件:hw/riscv/riscv\_hart.c

```
static void riscv_harts_realize(DeviceState *dev, Error **errp)
{
   RISCVHartArrayState *s = RISCV_HART_ARRAY(dev);
   int n;

   s->harts = g_new0(RISCVCPU, s->num_harts);

   for (n = 0; n < s->num_harts; n++) {
      if (!riscv_hart_realize(s, n, s->cpu_type, errp)) {
        return;
      }
   }
   qdev_realize
```

```
static void riscv_harts_class_init(ObjectClass *klass, void *data)
{
    DeviceClass *dc = DEVICE_CLASS(klass);

    device_class_set_props(dc, riscv_harts_props);
    dc->realize = riscv_harts_realize;
}
```





#### Machine启动打印流程:

struct MachineClass {

int max\_cpus; int min cpus;

int default cpus;

```
>>nuclei mcu machine class init
>>nuclei n soc class init
>>nuclei machine instance init
>>nuclei_mcu_machine_init (原nuclei_board_init)
>>nuclei n soc instance init (原nuclei soc init)
>>nuclei n soc realize
```

void (\*init)(MachineState \*state);

const char \*default\_cpu\_type;

const char \*\*valid\_cpu\_types;

bool has hotpluggable cpus;

const char \*default ram id;

void (\*smp\_parse)(MachineState \*ms, QemuOpts \*opts);

CpuInstanceProperties (\*cpu\_index\_to\_instance\_props)();

```
nuclei mcu machine class init
                                                                                               mc \rightarrow max cpus = 1;
                                                                                               mc->default cpu type = NUCLEI N CPU;
                                                    update MachineClass
                                                    设置mc->init
                                                    update DeviceClass
                                                                                           nuclei_n_soc_class_init
                                                    设置dc->realize
                                                                                       nuclei_machine_instance_init
                                                  update MachineState
                                                                                                                 mc->init
                                        object initialize child(OBJECT(machine), "soc",
                                                                                            nuclei_mcu_machine_init
                                                   &s->soc, TYPE NUCLEI HBIRD SOC);
                                        qdev realize(DEVICE(&s->soc), NULL, &error about);
                                                                                      nuclei_n_soc_instance_init
                                                                object_initialize_child(obj, "cpus", &s->cpus, TYPE_RISCV_HART_ARRAY);
                                                                object_property_set_int(OBJECT(&s->cpus), "num-harts", ms->smp.cpus,
                                                                                         &error abort);
                                                                                                               dc->realize
                                                                                   nuclei_n_soc_realize
const CPUArchIdList *(*possible cpu arch ids)(MachineState *machine);
                                                                 object_property_set_str(OBJECT(&s->cpus), "cpu-type", ms->cpu_type,
int64 t (*get default cpu node id)(const MachineState *ms, int idx);
                                                                                         &error abort);
                                                                 sysbus realize(SYS BUS DEVICE(&s->cpus), &error abort);
```





```
$gemu-system-riscv32 -nographic -M mcu 200t -cpu nuclei-n600
>>nuclei_mcu_machine_class_init
>>nuclei n soc class init
>>nuclei_machine_instance_init
>>nuclei mcu machine init
>>nuclei_n_soc_instance_init
>>nuclei n soc realize
QEMU 5.2.90 monitor - type 'help' for more information
(qemu) info qom-tree
/machine (mcu 200t-machine)
 /peripheral (container)
 /peripheral-anon (container)
 /soc (riscv.nuclei.n.soc)
  /cpus (riscv.hart_array)
   /harts[0] (nuclei-n600-riscv-cpu)
 /unattached (container)
  /io[0] (memory-region)
  /sysbus (System)
  /system[0] (memory-region)
```

```
$qemu-system-riscv64 -nographic -M ddr_200t -cpu nuclei-ux600
>>nuclei_mcu_machine_class_init
>>nuclei_n_soc_class_init
QEMU 5.2.90 monitor - type 'help' for more information
(qemu) info qom-tree
/machine (ddr_200t-machine)
/peripheral (container)
/peripheral-anon (container)
/soc (riscv.nuclei.u.soc)
/cpus (riscv.hart_array)
    /harts[0] (nuclei-ux600-riscv-cpu)
/unattached (container)
/io[0] (memory-region)
/sysbus (System)
/system[0] (memory-region)
```





## CPU 工作原理







## CPU 启动流程

```
qemu_init_vcpu cpus_accel->create_vcpu_thread(cpu);
```

文件: accel/tcg/tcg-accel-ops.c

```
static void tcg_accel_ops_init(AccelOpsClass *ops)
{
   if (qemu_tcg_mttcg_enabled()) {
      ops->create_vcpu_thread = mttcg_start_vcpu_thread;
      .....
} else if (icount_enabled()) {
      ops->create_vcpu_thread = rr_start_vcpu_thread;
      ops->kick_vcpu_thread = rr_kick_vcpu_thread;
      .....
} else {
      ops->create_vcpu_thread = rr_start_vcpu_thread;
      .....
}
```

#### 加速器设置:

```
configure_accelerators(argv[0]);
```

-accel select accelerator (kvm, xen, hax, hvf, whpx or tcg)

while or do ... while()运行以下:

```
int tcg_cpus_exec(CPUState *cpu)
{
    int ret;
    ......
    cpu_exec_start(cpu);
    ret = cpu_exec(cpu);
    cpu_exec_end(cpu);
    .....
    return ret;
}
```



# CPU 启动流程

cc->tcg\_ops->do\_interrupt(cpu)

cc->tcg\_ops->cpu\_exec\_interrupt()

TCG生成与处理

```
int cpu_exec(CPUState *cpu)
   CPUClass *cc = CPU_GET_CLASS(cpu);
   current_cpu = cpu;
   cc->cpu_exec_enter(cpu);
   init_delay_params(&sc, cpu);
    while (!cpu handle exception(cpu, &ret)) {
       TranslationBlock *last_tb = NULL;
        int tb exit = 0;
        while (!cpu_handle_interrupt(cpu, &last_tb)) {
            uint32_t cflags = cpu->cflags_next_tb;
           TranslationBlock *tb;
           if (cflags == -1) {
                cflags = curr cflags();
           } else {
                cpu->cflags next tb = -1;
           tb = tb_find(cpu, last_tb, tb_exit, cflags);
            cpu_loop_exec_tb(cpu, tb, &last_tb, &tb_exit);
            /* Try to align the host and virtual clocks
              if the guest is in advance */
            align_clocks(&sc, cpu);
   cc->cpu_exec_exit(cpu);
   return ret;
```





# TCG 原理

# TCG 是什么?

Tiny Code Generator (TCG)

将源处理器机器代码(如RISC-V机器代码)转换为虚拟机运行所需的机器代码块(如x86机器代码块)

#### 二进制翻译:

源指令流: RISC-V机器码

中间代码: TCG IR

目标指令流: X86机器码







#### 用户态运行 risc-v hello world为例

#### 文件hello.s

```
.global start
                   # Provide program starting address to linker
# Setup the parameters to print hello world
# and then call Linux to do it.
start: addi a0, x0, 1
                            # 1 = StdOut
             a1, helloworld # load address of helloworld
        addi a2, x0, 13 # length of our string
        addi a7, x0, 64 # linux write system call
                            # Call linux to output the string
        ecall
# Setup the parameters to exit the program
# and then call Linux to do it.
               a0, x0, 0 # Use 0 return code
        addi
        addi
               a7, x0, 93 # Service command code 93 terminates
        ecall
                           # Call linux to terminate the program
.data
helloworld:
                .ascii "Hello World!\n"
```

#### 编译方法:

\$riscv-nuclei-elf-as -o hello.o hello.s \$riscv-nuclei-elf-ld -o hello hello.o

#### 运行结果:

\$qemu-riscv32 hello Hello World!

```
qemu-riscv32 -d help
Log items (comma separated):
out_asm show generated host assembly code for each compiled TB
in_asm show target assembly code for each compiled TB
op show micro ops for each compiled TB
op_opt show micro ops after optimization
op_ind show micro ops before indirect lowering
int show interrupts/exceptions in short format
```





#### \$qemu-riscv32 -d in\_asm hello

```
IN:
0x00010074: 00100513
                          addi
                                   a0, zero, 1
0x00010078: 00001597
                                   a1,4096
                                                   # 0x11078
                          auipc
0x0001007c: 02058593
                          addi
                                   a1,a1,32
0x00010080: 00d00613
                          addi
                                   a2, zero, 13
0x00010084: 04000893
                          addi
                                   a7, zero, 64
0x00010088: 00000073
                          ecall
Hello World!
IN:
0x0001008c: 00000513
                                   a0, zero
                          mν
0x00010090: 05d00893
                          addi
                                   a7, zero, 93
0x00010094: 00000073
                          ecall
```

#### \$qemu-riscv32 -d op hello

```
---- 0001007c
mov_i32 tmp0,x11/a1
add_i32 tmp0,tmp0,$0x20
mov_i32 x11/a1,tmp0

---- 00010080
mov_i32 tmp0,$0x0
add_i32 tmp0,tmp0,$0xd
mov_i32 x12/a2,tmp0

---- 00010084
mov_i32 tmp0,$0x0
add_i32 tmp0,$0x0
add_i32 tmp0,$0x0
add_i32 tmp0,$0x0
add_i32 tmp0,$0x40
mov_i32 x17/a7,tmp0
```

RISC-V to TCG IR





#### TCG IR to Host Code

#### \$qemu-riscv32 -d out\_asm hello

#### 源二进制流

0x00010088: 00000073

 0x0001007c:
 02058593
 addi
 a1,a1,32

 0x00010080:
 00d00613
 addi
 a2,zero,13

 0x00010084:
 04000893
 addi
 a7,zero,64

ecall

#### 未优化的TCG IR

---- 00010080 mov\_i32 tmp0,\$0x0 add\_i32 tmp0,tmp0,\$0xd mov\_i32 x12/a2,tmp0

```
OUT: [size=88]
  -- guest addr 0x00010074 + tb prologue
                                                   -0x10(%rbp), %ebx
0x7f56380000c0: 8b 5d f0
                                          mov1
0x7f56380000c3: 85 db
                                          testl
                                                   %ebx, %ebx
0x7f56380000c5: 0f 8c 34 00 00 00
                                                   0x7f56380000ff
0x7f56380000cb: c7 45 28 01 00 00 00
                                          movl
                                                   $1, 0x28(%rbp)
  -- guest addr 0x0001007c
0x7f56380000d2: c7 45 2c 98 10 01 00
                                                   $0x11098, 0x2c(%rbp)
                                          mov1
  -- guest addr 0x00010080
0x7f56380000d9: c7 45 30 0d 00 00 00
                                                   $0xd, 0x30(%rbp)
                                          mov1
  -- guest addr 0x00010084
0x7f56380000e0: c7 45 44 40 00 00 00
                                                   $0x40, 0x44(%rbp)
                                          mov1
  -- guest addr 0x00010088
0x7f56380000e7: c7 85 94 05 00 00 88 00
                                                   $0x10088, 0x594(%rbp)
                                          movl
0x7f56380000ef:
                01 00
0x7f56380000f1:
                48 8b fd
                                                   %rbp, %rdi
                                          movq
0x7f56380000f4:
                be 08 00 00 00
                                          movl
                                                   $8, %esi
0x7f56380000f9: ff 15 11 00 00 00
                                          callq
                                                   *0x11(%rip)
0x7f56380000ff:
                48 8d 05 3d ff ff ff
                                                   -0xc3(%rip), %rax
                                          leag
0x7f5638000106: e9 0d ff ff ff
                                                   0x7f5638000018
                                          jmp
```

#### 优化的TCG IR

```
---- 0001007c
mov_i32 x11/a1,$0x11098 sync: 0 dead: 0 1
pref=0xffff

---- 00010080
mov_i32 x12/a2,$0xd sync: 0 dead: 0 1 pref=0xffff

---- 00010084
mov_i32 x17/a7,$0x40 sync: 0 dead: 0 1 pref=0xffff
```





#### Guest Code to TCG IR to Host Code



RISC-V

TCG IR

X86\_64

0x00010080: 00d00613 addi a2,zero,13

---- 00010080 mov\_i32 tmp0,\$0x0 add\_i32 tmp0,tmp0,\$0xd mov\_i32 x12/a2,tmp0 代化后 -op\_opt输出

---- 00010080

mov\_i32 x12/a2,\$0xd sync: 0 dead: 0 1 pref=0xffff

-- guest addr 0x00010080

0x7f56380000d9: c7 45 30 0d 00 00 00

mov1

\$0xd, 0x30(%rbp)



### **TCG IR**

#### IR示例:

```
---- 00010080

mov_i32 tmp0,$0x0

add_i32 tmp0,tmp0,$0xd

mov_i32 x12/a2,tmp0
```

#### 定义于:include/tcg/tcg-opc.h 7种IR类别

| IR类别                | 示例(32/64)                                            |
|---------------------|------------------------------------------------------|
| predefined ops      | discard,set_label, call, br,etc.                     |
| load/store          | ld,st ,etc.                                          |
| arith               | add, sub, mul, div,etc.                              |
| shifts/rotates      | shl, shr, sar,bswap ,etc.                            |
| size changing ops   | ext_i32_i64, extrl_i64_i32,extrh_i64_i32 ,etc.       |
| QEMU specific       | insn_start, exit_tb, goto_tb, qemu_ld, qemu_st ,etc. |
| Host vector support | mov_vec, Id_vec, st_vec,add_vec,not_vec ,etc.        |

#### 定义格式:

```
typedef enum TCGOpcode {
                                                                         源码IR示例:
                                                                                                          INDEX op add i32
#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ##
                                                                                                          INDEX_op_sub_i32
name,
                                                                         /* arith */
                                                                                                          INDEX_op_mul_i32
#include "tcg/tcg-opc.h"
                                       name: 指令名称
                                                                         DEF(add_i32, 1, 2, 0, 0)
                                                                                                          INDEX_op_div_i32
#undef DEF
                                                                         DEF(sub_i32, 1, 2, 0, 0)
                                       oargs: output 参数个数
   NB_OPS,
                                      iargs: input 参数个数
                                                                         DEF(mul_i32, 1, 2, 0, 0)
} TCGOpcode;
                                                                         DEF(div_i32, 1, 2, 0, IMPL(TCG_TARGET_HAS_div_i32))
                                       cargs: const 参数个数
                                       flags: flag
```





# TCG转换



# 主要调用栈: cpu\_loop(CPURISCVState \*env) (用户态) cpu\_exec(CPUState \*cpu) TranslationBlock \*tb\_find(....) struct TranslatorOps struct TranslatorOps struct TranslatorOps struct TranslatorOps struct TranslatorOps struct TCGContext struct TCGContext





# TCG转换之类型

#### 文件:include/exec/cpu-all.h

```
struct TranslationBlock {
   target ulong pc;
   target_ulong cs_base; /* CS base for this block */
    uint32 t flags; enerated */
    uint32_t cflags; /* compile flags */
    uint32 t trace vcpu dstate;
   uint16 t size;
    uint16 t icount;
    struct tb tc tc;
    uintptr_t page_next[2];
    tb_page_addr_t page_addr[2];
   QemuSpin jmp lock;
    uint16 t jmp reset offset[2]; /* offset of original jump target */
    uintptr_t jmp_target_arg[2]; /* target address or offset */
   uintptr_t jmp_list_head;
    uintptr_t jmp_list_next[2];
    uintptr t jmp dest[2];
};
```

| TranslationBlock主要结构 |
|----------------------|
| рс                   |
| cs_base              |
| icount               |
| orig_tb              |
| jmp_lock             |
| jmp_list_head        |
| jmp_list_next[2]     |
| jmp_dest[2]          |





# TCG转换之类型

#### 文件:include/tcg/tcg.h

```
typedef struct TCGOp {
    TCGOpcode opc : 8;
                              /* 8 */
    /* Parameters for this opcode. See below. */
    unsigned param1 : 4; /* 12 */
    unsigned param2 : 4; /* 16 */
   /* Lifetime data of the operands. */
   unsigned life : 16; /* 32 */
   /* Next and previous opcodes. */
   QTAILQ ENTRY(TCGOp) link;
#ifdef CONFIG PLUGIN
   QSIMPLEQ ENTRY(TCGOp) plugin link;
#endif
   /* Arguments for the opcode. */
   TCGArg args[MAX OPC PARAM];
   /* Register preferences for the output(s). */
   TCGRegSet output pref[2];
} TCGOp;
```





# TCG转换之类型

```
void gen_intermediate_code(.....)

translator_loop(const TranslatorOps *ops, .....)
```

#### target/arch/translate.c

```
struct TranslatorOps

void (*init_disas_context)

void (*tb_start)

void (*insn_start)

bool (*breakpoint_check)

void (*translate_insn)

void (*tb_stop)

void (*disas_log)
```

#### 文件: target/riscv/translate.c

```
static const TranslatorOps riscv_tr_ops = {
    .init_disas_context = riscv_tr_init_disas_context,
    .tb_start = riscv_tr_tb_start,
    .insn_start = riscv_tr_insn_start,
    .breakpoint_check = riscv_tr_breakpoint_check,
    .translate_insn = riscv_tr_translate_insn,
    .tb_stop = riscv_tr_tb_stop,
    .disas_log = riscv_tr_disas_log,
};
```

```
riscv_tr_translate_insn

decode_opc

Meson and
DecodeTree

decode_insn16

decode_insn32
```

#### 文件: target/riscv/meson.build

```
gen32 = [
  decodetree.process('insn16.decode', extra_args: [dir / 'insn16-32.decode', '--static-decode=decode_insn16', '--insnwidth=16']),
  decodetree.process('insn32.decode', extra_args: '--static-decode=decode_insn32'),
]
```



# TCG转换之过程

#### TCG环境初始化:

```
static struct TCGCPUOps riscv_tcg_ops = {
    .initialize = riscv_translate_init,
    .....
}
```



#### 转换过程:

```
translator_loop(const TranslatorOps *ops, .....)
```

#### 文件: target/arch/translate.c

```
static const TranslatorOps riscv_tr_ops = {
    .init_disas_context = riscv_tr_init_disas_context,
    .tb_start = riscv_tr_tb_start,
    .insn_start = riscv_tr_insn_start,
    .breakpoint_check = riscv_tr_breakpoint_check,
    .translate_insn = riscv_tr_translate_insn,
    .tb_stop = riscv_tr_tb_stop,
    .disas_log = riscv_tr_disas_log,
};
```

#### 全局变量的内存映射转换:

```
/* global register indices */
static TCGv cpu_gpr[32], cpu_pc, cpu_vl;
static TCGv_i64 cpu_fpr[32]; /* assume F and D extensions */
static TCGv load_res;
static TCGv load_val;
```

```
init_disas_context 初始DisasContext

gen_tb_start(db->tb) and tb_start(db, cpu)
开始翻译

insn_start(db, cpu) INDEX_op_insn_start
breakpoint_check exception debug

translate_insn decode_opc

tb_stop(db, cpu) and gen_tb_end

disas_log
```

typedef struct DisasContext {

uint32 t opcode;

uint32\_t misa;

DisasContext;

target\_ulong pc\_succ\_insn;





#### 未优化的TCG IR

# TCG转换之过程(无优化)

decode insn32匹配

```
源二进制流
0x00010080:
             00d00613
                          addi
                                   a2, zero, 13
0x00010084:
             04000893
                          addi
                                   a7, zero, 64
```

```
---- 00010080
mov i32 tmp0,$0x0
add i32 tmp0,tmp0,$0xd
mov i32 x12/a2,tmp0
```

文件: target\riscv\insn\_trans\trans\_rvi.inc.c

```
static bool trans addi(DisasContext *ctx, arg addi *a)
    return gen arith imm fn(ctx, a, &tcg gen addi tl);
```

```
#define tcg_gen_addi_tl tcg_gen_addi_i32
#define tcg gen movi tl tcg_gen_movi_i32
```

TCG 前端/后端

```
static inline void gen_get_gpr(TCGv t, int reg_num)
    if (reg num == 0) {
        tcg_gen_movi_tl(t, 0);
                                         INDEX op mov i32
    } else {
        tcg gen mov tl(t, cpu gpr[reg_num]);
void tcg gen_addi_i32(TCGv i32 ret, TCGv_i32 arg1, int32 t arg2)
    /* some cases can be optimized here */
    if (arg2 == 0) {
        tcg_gen_mov_i32(ret, arg1);
    } else {
        tcg_gen_add_i32(ret, arg1, tcg_constant_i32(arg2));
```

#### target\riscv\translate.c

rd rs1 imm

```
static bool gen_arith_imm_fn(DisasContext *ctx, arg_i *a,
                void (*func)(TCGv, TCGv, target long))
   TCGv source1;
                                tmp0
   source1 = tcg_temp_new();
                                     mov_i32 tmp0,$0x0
   gen_get_gpr(source1, a->rs1);
    (*func)(source1, source1, a->imm); add_i32 tmp0,tmp0,$0xd
   gen_set_gpr(a->rd, source1);
                                    mov i32 x12/a2,tmp0
   tcg temp free(source1);
   return true;
```

```
static inline void tcg_gen_mov_i32(TCGv_i32 ret, TCGv_i32 arg)
   if (ret != arg) {
       tcg_gen_op2_i32(INDEX_op_mov_i32, ret, arg);
static inline void tcg_gen_add_i32(TCGv_i32 ret, TCGv_i32 arg1, TCGv_i32 arg2)
   tcg_gen_op3_i32(INDEX_op_add_i32, ret, arg1, arg2);
```







#### i386 Opcode示例:

```
#define OPC MOVB EvGv
                         (0x88)
                                     /* stores, more or less */
#define OPC MOVL EvGv
                         (0x89)
                                     /* stores, more or less */
#define OPC MOVL GvEv
                         (0x8b)
                                     /* loads, more or less */
#define OPC_MOVB_EvIz
                         (0xc6)
#define OPC MOVL EvIz
                         (0xc7)
#define OPC MOVL Iv
                         (0xb8)
                                                    位于:tcg/i386/tcg-target.c.inc文件中
```





# 下节课内容:

# CPU虚拟化

- ➤ RISCV CPU实现分析
- → 新RISCV CPU建立
- → TCG原理与指令翻译
- ➤ DecodeTree与NICE指令添加
- ▶ CSR寄存器实现添加





# 谢谢

wangjunqiang@iscas.ac.cn