# C/C++11 Memory Model

Xiao Jia

**Pygmal Technologies** 

# Roadmap

- Compiler optimizations are correct only for single-threaded programs.
- Data race causes correctness issues.
- Lock causes performance issues.
- Trade-off:

Correctness (no optimization at all) vs. Performance (optimize as much as possible).

Root cause:

Compiler doesn't know which variables are shared by multiple threads.

- Solution: Tell the compiler (by using std::atomic<>).
- Compiler can now safely optimize some of the multi-threaded programs.

### Data race

- Two (or more) threads access the same memory location concurrently, and
- at least one of them is for writing.
- x = 1; || y = x;
- x = 1; || x = 2;
- What is a memory location?

# Compiler optimizations are correct only for ST programs

- x = 1; r1 = y;
- No data dependency between x and y.
- Performing loads early may lead to performance improvements.
- Reordered: r1 = y; x = 1;
- y = 1; r2 = x;
- Reordered: r2 = x; y = 1;
- "Compile-time memory (re)ordering"
- Reordered statements in two threads lead to unintuitive outcome: r1 = r2 = 0.

## Speculative execution

- if (cond) work();
- If it is known (e.g. by using profiling tools) that "cond" almost always evaluates to true
- and "work()" is undo-able,
- it could be optimized as
- work(); if (!cond) undo\_work();
- if (x == 1) ++y; can be optimized as ++y; if (x != 1) --y;
- if (y == 1) ++x; can be optimized as ++x; if (y != 1) --x;
- Unexpected outcome: x = y = 1.

# Rewriting adjacent data

- On a little-endian 32-bit machine:
- struct { int a:17; int b:15; } x;
- x.a = 42; is likely to be implemented as

```
    tmp = x; // (1) read both fields into a 32-bit register tmp &= ~0x1ffff; // (2) mask off old value of "a" tmp |= 42; // (3) fill in new value of "a" (i.e. 42) x = tmp; // (4) overwrite all of x
```

- A concurrent update to x.b between (1) and (4) may be lost.
- But the two threads are operating on completely distinct fields!

# Lock causes performance issues

```
for (p = start; p < 10000; ++p)
  if (is_prime[p]) {
    for (x = p; x < 100000000; x += p)
      if (is_prime[x])
      is_prime.reset(x);
}</pre>
```



Figure 2: Sieve execution time for bit array (secs)

# Introducing std::atomic<>

- #include <atomic>
  std::atomic<int> x, y;
  x.store(1); r1 = y.load();
  y.store(1); r2 = x.load();
  // or simply
  x = 1; r1 = y;
  y = 1; r2 = x;
- Loads and stores are sequentially consistent by default and always recommended.
  - the result of any execution is the same as if
     the operations of all the processors were executed in some sequential order, and
     the operations of each individual processor appear in this sequence in the order specified by its program

# Release-acquire ordering

- Thread A: x.store(1, std::memory\_order\_release);
- Thread B: y = x.load(std::memory\_order\_acquire);
- Once the load is completed, B is guaranteed to see everything A wrote to memory.

# Release-acquire ordering

```
• std::atomic<string*> ptr;
 int data; // Note: this is not an atomic variable.
• void producer() {
       string* p1 = new string("Hello");
       data = 42;
       ptr. store(p1, memory_order_release);
• void consumer() {
       string* p2;
       while (!(p2 = ptr.load(memory_order_acquire))) /* spin */;
       assert(*p2 == "Hello");
       assert(data == 42);
  }
```

# Relaxed ordering

• std::atomic<int> x, y;

- x.store(1, memory\_order\_relaxed);
   r1 = y.load(memory\_order\_relaxed);
   y.store(1, memory\_order\_relaxed);
- y.store(1, memory\_order\_relaxed);
   r2 = x.load(memory\_order\_relaxed);
- Valid outcome: r1 = r2 = 0

### Simple Event Counting

▶ Consider (*count* is atomic, initially zero):

- > Q: State exactly what ordering is needed on each atomic load and store.
  - ▶ Hint: Thread exit *happens-before* returning from a join with that thread.

### Simple Event Counting

▶ Consider (*count* is atomic, initially zero):

- > Q: State exactly what ordering is needed on each atomic load and store.
  - A: count incs/stores can be relaxed it is not part of the comm between threads.

### Simple Event Counting: Better Solution

Consider (count sevent\_counter, initially zero):

▶ Better: Use a type that encapsulates the desired semantics and hides the relaxed memory ops.

### Simple Flag Setting

• Consider (*dirty* and *stop* are atomic, initially false):

```
Main thread.
while(!stop) {
    int main() {
        launch_workers();
        stop = true;
        dirty = true;
        if( dirty )
        clean_up_dirty_stuff();
}
```

- ▶ Q: State exactly what ordering is needed on each atomic load and store.
  - ▶ Hint: Thread exit *happens-before* returning from a join with that thread.

### Simple Flag Setting

▶ Consider (*dirty* and *stop* are atomic, initially false):

- Q: State exactly what ordering is needed on each atomic load and store.
  - dirty can be relaxed, relying on "join"'s ordering (doesn't itself publish data).
  - stop.load can be relaxed if setting stop doesn't publish data.

### Simple Flag Setting

Consider (dirty and stop are atomic, initially false):

```
Threads 1..N: Dirty setting.

while(!stop.load(memory_order_relaxed)) {
   if( ::: )
        dirty.store(true,memory_order_relaxed);
   :::
   if( dirty.load(memory_order_relaxed) )
        clean_up_dirty_stuff();
}
Main thread.

int main() {
   launch_workers();
   stop = true; // not relaxed
   join_workers();
   if( dirty.load(memory_order_relaxed) )
        clean_up_dirty_stuff();
}
```

- Q: State exactly what ordering is needed on each atomic load and store.
  - dirty can be relaxed, relying on "join"'s ordering (doesn't itself publish data).
  - stop.load can be relaxed if setting stop doesn't publish data.

Q2: Is it worth it?

### Simple Flag Setting: Better Solution

Consider (dirty and stop (re dirty\_flag, initially false):

```
Main thread.
int main() {
  while(!stop) {
    if(:::)
        dirty = true;
    :::
        if( dirty )
        clean_up_dirty_stuff();
    }
}
Main thread.
int main() {
    launch_workers();
    if( dirty )
        clean_up_dirty_stuff();
}
```

▶ Better: Use a type that encapsulates the desired semantics and hides the relaxed memory ops.

### Reference Counting

Consider (refs atomic):

```
Thread 1: Increment.
  (inside, say, smart_ptr copy ctor)

:::

control_block_ptr
  = other->control_block_ptr;
++control_block_ptr->refs;

:::

Thread 2: Decrement.
  (inside, say, smart_ptr dtor)

:::

if( --control_block_ptr->refs == 0 )
{
    delete control_block_ptr;
    delete control_block_ptr;

:::
```

> Q: State exactly what ordering is needed on each atomic load and store.

Date updated: December 23, 2013

### Reference Counting

Consider (refs atomic):

- Q: State exactly what ordering is needed on each atomic load and store.
- ▶ A: Increment can be relaxed (not a publish operation). Decrement can be acq\_rel (both acq+rel necessary, probably sufficient).

### Why Not *\_release*?

Now let's look at two threads who are the last to leave this object:

Q: Is this code correct?

### Why Not \_release?

Now let's look at two threads who are the last to leave this object:

- No acquire/release ⇒ no coherent communication guarantee that thread 2 sees thread 1's writes in the right order. *To thread 2*, line A could appear to move below thread 1's decrement even though it's a release(!).
- Release doesn't keep line B below decrement in thread 2.

### Reference Counting: Better Solution

Consider (refs is atomic\_ref\_count):

```
Thread 1: Increment.
  (inside, say, smart_ptr copy ctor)

:::

control_block_ptr
  = other->control_block_ptr;
++control_block_ptr->refs;

Thread 2: Decrement.
  (inside, say, smart_ptr dtor)

:::

if( --control_block_ptr->refs == 0 )
{
    delete control_block_ptr;
    delete control_block_ptr;

:::
```

▶ Better: Use a type that encapsulates the desired semantics and hides the relaxed memory ops.

## Traditional Double-Checked Locking

▶ The Double-Checked Locking (DCL) pattern is **no longer** broken.

Key steps involve both atomicity and ordering.

#### A Variant

Alternative lazy initialization strategy.

- > Q: State exactly what ordering is needed on each atomic load and store.
  - ▶ Hint: The fast case must perform at least a load-acquire of instance.

### Option 1: Relaxed exchange?

What if we make the exchange relaxed?

Q: Is this correct?

### Option 1: Relaxed exchange?

▶ What if we make the *exchange* relaxed?

▶ **A: No;** e.g., could do some widget creation even if CAS fails – and worse.

### Option 2: Acquire exchange?

What if we make the exchange acquire?

Q: Is this correct?

### Option 2: Acquire exchange?

▶ What if we make the *exchange* acquire?

▶ A: Yes, but there seems to be no benefit – same legal reorderings.

### Option 3: Make Final Store Relaxed?

What if we notice the final store is redundant, and fix it?

Q: Is this correct?

### Option 3: Make Final Store Relaxed?

What if we notice the final store is redundant, and fix it?

```
atomic<widget*> widget::instance = nullptr;
atomic<book> widget::create = false;
widget* widget::get instance() {
  if (instance) == null s/instance/(temp=instance)/
                                                             // _acquire
    if create.exchange(true)
                                                             // seq cst
                        s/instance/instance=temp/
      instance = new
                                                             // release
    else while instance == n
                                                             // _acquire
                              s/instance/(temp=instance)/
  return (instance:
                           s/instance/temp/
                                                             // _acquire
```

A: Yes, but no benefit—compiler/HW can optimize redundant load anyway.

# Formal reasoning about the C11 weak memory model

Invited talk @ CPP'15

#### Viktor Vafeiadis

Max Planck Institute for Software Systems (MPI-SWS)

13 January 2015

#### Sequential consistency

#### Sequential consistency (SC):

- The standard model for concurrency.
- Interleave each thread's atomic accesses.
- Almost all verification work assumes it.

Initially, 
$$X = Y = 0$$
.

$$X := 1;$$
  $Y := 1;$   $a := Y$   $b := X$ 

In SC, this program cannot return a = b = 0.

#### A basic guarantee: coherence

#### Coherence:

"SC for a single variable"

Initially, X = 0.

$$X := 1 \mid X := 2 \mid a := X; \mid c := X; b := X \mid d := X$$

Forbidden outcome: a = 1, b = 2, c = 2, d = 1.

#### Relaxed behaviour: store buffering

Initially 
$$x = y = 0$$
.  
 $x.store(1, rlx);$   $y.store(1, rlx);$   $t_1 = y.load(rlx);$   $t_2 = x.load(rlx);$ 

This can return  $t_1 = t_2 = 0$ .



#### Getting rid of the SB behaviour

Initially 
$$x = y = 0$$
.  
 $x.store(1, sc);$   $y.store(1, sc);$   $t_1 = y.load(sc);$   $t_2 = x.load(sc);$ 

This cannot return  $t_1 = t_2 = 0$ .



#### Release-acquire synchronization: message passing

Initially a = x = 0.

$$a = 5;$$
 while  $(x.load(acq) == 0);$   $x.store(1, release);$  print(a);

This will always print 5.



#### Relaxed accesses don't synchronize

Initially 
$$a = x = 0$$
.

$$a = 5$$
; while  $(x.load(rlx) == 0)$ ;  $x.store(1, rlx)$ ; print $(a)$ ;

The program is racy  $\rightsquigarrow$  undefined semantics.



# Understanding C11 using relaxed program logics

#### Separation logic

#### Key concept of ownership:

Resourceful reading of Hoare triples.

Disjoint parallelism:

$$\frac{\left\{P_{1}\right\} \ C_{1} \ \left\{Q_{1}\right\} \quad \left\{P_{2}\right\} \ C_{2} \ \left\{Q_{2}\right\}}{\left\{P_{1} * P_{2}\right\} \ C_{1} \| C_{2} \ \left\{Q_{1} * Q_{2}\right\}}$$

#### Separation logic rules for non-atomic accesses

▶ Allocation gives you permission to access *x*.

$$\{\mathsf{emp}\}\ x = \mathsf{alloc}();\ \{x \mapsto \_\}$$

▶ To access a normal location, you must own it:

$$\begin{cases} x \mapsto v \end{cases} \ t = *x; \ \begin{cases} x \mapsto v \land t = v \end{cases}$$
 
$$\begin{cases} x \mapsto v \end{cases} *x = v'; \ \begin{cases} x \mapsto v' \end{cases}$$

#### Reasoning about SC accesses

- Model SC accesses as non-atomic accesses inside a CCR.
- Use concurrent separation logic (CSL)

$$J \vdash \{P\} \ C \ \{Q\}$$

Rule for SC-atomic reads:

$$\frac{emp \vdash \{J * P\} \ t = *x; \ \{J * Q\}}{J \vdash \{P\} \ t = x.load(sc); \ \{Q\}}$$

#### Relaxed separation logic [OOPSLA'13]

Ownership transfer by rel-acq synchronizations.

▶ Atomic allocation  $\sim$  pick loc. invariant Q.

$$\{Q(v)\}\ x = \operatorname{alloc}(v);\ \{\mathbf{W}_{Q}(x) * \mathbf{R}_{Q}(x)\}$$

▶ Release write → give away permissions.

$$\{Q(v) * \mathbf{W}_{Q}(x)\}\ x.store(v, rel);\ \{\mathbf{W}_{Q}(x)\}$$

▶ Acquire read ~> gain permissions.

$$\left\{ \mathsf{R}_{\mathcal{Q}}(x) \right\} t = x.\mathsf{load}(\mathit{acq}); \ \left\{ \mathcal{Q}(t) * \mathsf{R}_{\mathcal{Q}[t:=\mathsf{emp}]}(x) \right\}$$

#### Release-acquire synchronization: message passing

#### PL consequences:

Ownership transfer works!

#### Mutual exclusion locks

Let 
$$Q_J(v) \stackrel{\text{def}}{=} (v = 0 \land \text{emp}) \lor (v = 1 \land J)$$
  
 $Lock(x, J) \stackrel{\text{def}}{=} \mathbf{W}_{Q_J}(x) * \mathbf{R}_{Q_J}^{\text{CAS}}(x)$   
 $new\text{-lock}() \stackrel{\text{def}}{=} \begin{cases} J \\ Lock(x) \stackrel{\text{def}}{=} \end{cases} \begin{cases} lock(x) \stackrel{\text{def}}{=} \\ \{Lock(x, J)\} \end{cases}$   
 $repeat$   
 $\{Lock(x, J)\}$   
 $unlock(x) \stackrel{\text{def}}{=} \begin{cases} Lock(x, J) \\ y = x. \text{CAS}(1, 0, acq, rlx) \end{cases}$   
 $\{Lock(x, J) * \begin{pmatrix} y = 0 \land \text{emp} \\ \forall y = 1 \land J \end{pmatrix} \}$   
 $\{Lock(x, J)\} \end{cases}$   
 $\{Lock(x, J) * \begin{pmatrix} y = 0 \land \text{emp} \\ \forall y = 1 \land J \end{pmatrix} \}$   
 $\{Lock(x, J)\} \end{cases}$ 

#### Slogan

Relaxed program logics are good tools for understanding weak memory models