# Digital Systems Design Term Project: CNN Accelerator

**Electrical and Computer Engineering Seoul National University** 

#### **Table of Contents**

- Introduction
- Background
  - What is Convolutional Neural Network?
- Workload Specification
  - CNN Model Architecture
- Module-wise description
  - Interface Protocols
  - VDMA Engine
  - Accelerator Modules
- System Overview
- Submission Guideline
- Miscellaneous

## Introduction

#### **Accelerators**

- How to design accelerators?
  - 1. Select the target workload
  - 2. Analyze the bottleneck
  - 3. Optimize the bottleneck in a hardware-friendly way







- Our Workload?
  - Convolutional Neural Network (CNN) Inference

#### **Project Objectives**

- Implement your own CNN accelerator on the FPGA board
  - Only for inference; not for training
- Everything will be given...
  - Pretrained CNN Model
  - Dataset
  - End-to-end Framework
    - The interface between the host CPU and the FPGA board
    - Xilinx IPs (Interconnects, DMA Engine, MIG, etc)
    - Simple testbench
      - □ Note that the testbench is imperfect (Does not strictly follow the actual control flow)
      - ☐ You should revise testbench for precise evaluation
- All you need to do is...
  - Implementing CNN compute primitives into hardware modules

## **Project Directory**

- Directory Structure
  - build: Vivado project directory
  - src : Verilog source codes
  - docs: Documentation of the project
  - test: Python codes that run on the host CPU
- Refer to the *README.md* file in your GitHub repository for more information

## **Project Roadmap**

- 1<sup>st</sup> Week (Nov. 20<sup>th</sup> ~ Nov. 26<sup>th</sup>)
  - Understand the workload/end-to-end framework
  - Roughly design your accelerator
  - Share your ideas with teammates
- 2<sup>nd</sup> Week (Nov. 27<sup>th</sup> ~ Dec. 3<sup>rd</sup>)
  - Implement your accelerator, focusing on the functionality
  - Debug your implementation
- 3<sup>rd</sup> Week (Dec. 4<sup>th</sup> ~ Dec.  $10^{th}$ )
  - Optimize your accelerator, regarding the performance
  - Debug your optimizations
- 4<sup>th</sup> Week (Dec. 11<sup>th</sup> ~ Dec. 17<sup>th</sup>)
  - Find the optimal design point

#### Remarks

- This is not a Deep Learning course
  - We don't expect you to know every little detail of deep learning
  - Understanding the underlying algorithm of CNN is enough

#### DO NOT COPY

- You will fail the course if you cheat
- There are too many valid HDL codes for a single hardware
  - ▶ Even if you share the high-level algorithm, the implementation will be very different
- We will use a strict plagiarism detector
  - We already have all the source codes from the last two years

# **Background**

#### **Neural Network**

- Neural Network is a Function Approximator
  - A mapping from a given input to desired output can be learned
  - e.g. Image Classification
    - ▶ Input: Image, Output: Classification Results



## **Convolutional Neural Network (CNN)**

- CNN Model Architecture
  - Typically consists of three layers
    - Convolution, Pool, Fully-connected
  - Each layer is essentially a different compute primitive



## **Convolution Layer**

- Role: Extract the features from input data
- Parameter
  - Filter: weight matrix to multiply with the feature matrix
- Hyperparameter
  - Stride: How many elements should the filter jump?
  - Padding: Enlarge the size of input features
    - ▶ To make the size of input and output similar or the same

#### Compute Primitive

- Convolution
- ReLU: filter out negative values



|   | _ |   |   |   | _ |   |     |   |   |    |    |    |    |    |
|---|---|---|---|---|---|---|-----|---|---|----|----|----|----|----|
| 0 | 0 | 0 | 0 | 0 | 0 |   |     |   |   |    |    |    |    |    |
| 0 | 0 | 1 | 7 | 5 | 0 |   | 1   | 0 | _ | 1  | 26 | 42 | 55 | 35 |
| 0 | 5 | 5 | 6 | 6 | 0 |   | 1   | 0 | 0 | _  | 34 | 41 | 33 | 28 |
| 0 | 5 | 3 | 3 | 0 | 0 | * | 1 2 | 1 | - | 18 | 25 | 23 | 14 |    |
| 0 | 1 | 1 | 1 | 2 | 0 |   | 1   |   | 3 |    | 3  | 9  | 8  | 8  |
| 0 | 0 | 0 | 0 | 0 | 0 |   |     |   |   |    |    |    |    |    |

The effect of padding (left: no padding, right: zero padding)



Example of convolution computation (stride\_size=1, padding=0)

## **Fully-Connected (FC) Layer**

- Role: Classify the given input
- Parameter
  - Weight, Bias
- Compute Primitive
  - Matrix-vector Multiplication
  - vector-vector Addition
  - ReLU



<sup>1)</sup> http://needjarvis.tistory.com/182

<sup>2)</sup> https://petewarden.com/2015/04/20/why-gemm-is-at-the-heart-of-deep-learning/ Computer Architecture Group @ SNU ECE

## **Pooling Layer**

- Role: Prevent overfitting
- Hyperparameter
  - Window: Small portion of input features

from which we select the output element

- Stride: How many elements should the window jump?
- Policy: How do we select the output element?
  - Max, Min, Average, etc
  - ▶ We will be using Max pooling
- Compute Primitive

Max



Example of pooling computation (window size=2x2, stride size=2)

## **Appendix**

- What is Deep Learning?
  - https://www.nature.com/articles/nature14539
- Convolutional Layer
  - http://cs231n.github.io/convolutional-networks/#conv
- Fully-connected Layer
  - http://cs231n.github.io/convolutional-networks/#fc
- Pooling Layer
  - http://cs231n.github.io/convolutional-networks/#pool

# **Workload Specification**

#### **Training Setup**

- Dataset
  - CIFAR-10
- CNN Model Architecture
  - VGGNet variant with...
    - ▶ 6 Conv Layers
    - ▶ 4 Pooling Layers
    - ▶ 3 FC Layers
- Trained with PyTorch Framework
  - Post-training quantization applied
- We already prepared your CNN Model with quantized parameters

#### **CNN Model Architecture**



## **Input Features (Hyperparameters)**

- Input Features: (N, C, H, W)
  - N : Number of images
  - C : Number of channels of images
  - H : Height of the image
  - W: Width of the image
  - Example: Images (1000, 3, 32, 32)
    - ▶ There are a total of 1000 images
    - ▶ Each image consists of 3 channels (R, G, B)
    - ▶ Each channel of the image is represented with a 32x32 matrix

## **Convolution Layer (Hyperparameters)**

- Filters: (F, C, HH, WW)
  - F : Number of "output" channels
  - C : Number of "input" channels
  - HH : Height of the filter
  - WW : Width of the filter
  - Example
    - Filter: (32, 3, 3, 3)
    - ▶ The filter consists of 3 input channels and 32 output channels
    - Each filter is a 3x3 matrix
- Bias: 1D array (F)
- Zero-Padding: 1, Stride: 1
  - The size of the input does not change, while # of input data changes!

```
H_{out} = int((H + 2*pad - HH)/stride) + 1
W_{out} = int((W + 2*pad - WW)/stride) + 1
```

## **Pooling Layer (Hyperparameters)**

- Pooling Policy: Max Pooling
- Window Size: 2, Stride: 2
  - 2x2 Pooling Window
  - The size of row/col is reduced to half

## **Fully-connected Layer (Hyperparameters)**

- Weights: (out\_size, in\_size)
- Remarks
  - The input features to the FC Layers should be flattened to 1D vector

## **Data Layout**

- You should know the order in which data is stored in the FPGA Memory
- Data Layout
  - e.g., NCHW Layout: W is the inner-most dimension
     => data in the W dimension is stored in consecutive memory addresses
  - Input Features: (N, C, H, W)
  - Convolution Filters: (F, C, HH, WW)
  - Convolution Bias: 1D
  - FC Weights: (out, in)
  - FC Bias: 1D

#### **Overall Model**







# **Module-wise Description**

## **System Overview**

- Hardware Modules
  - UART Module, Decoder
  - VDMA Engine
  - Conv Module, FC Module, Pooling Module
  - MIG
- We need a standard way
   to communicate between these modules
  - Advanced Microcontroller Bus Architecture (AMBA) Protocol

#### **AMBA Protocols**

- AMBA Protocols include...
  - AMBA AXI
  - AMBA AXI-Stream
  - AMBA AXI-Lite
  - AMBA APB
  - ...
- Each protocol has different usage
  - A simple protocol to move small data

vs. A complex protocol to move a large amount of data

- We will be using...
  - APB
  - AXI
  - AXI-Lite
  - AXI-Stream

## **Advanced Peripheral Bus (APB) Protocol**

- APB protocol is for the Control Flow
  - \*: conv, fc, pool



## **Advanced Peripheral Bus (APB) Protocol**

- Host CPU controls the FPGA modules with APB
  - Control registers of Conv, FC, Pooling Modules are memory-mapped
  - Performance counters of Conv, FC, Pooling Modules are memory-mapped
  - You can program the control registers

by read/write operations through the APB protocol

- Also useful for Debugging!
  - Add memory-mapped debug registers as you want
  - You can check the data in FPGA debug registers from the host CPU
- Reference
  - https://web.eecs.umich.edu/~prabal/teaching/eecs373f12/readings/ARM AMBA3 APB.pdf

## **Advanced Peripheral Bus (APB) Protocol**

APB Interface (Ports)

| APB input/output |        |        |        |  |  |  |  |
|------------------|--------|--------|--------|--|--|--|--|
| In               | put    | Output |        |  |  |  |  |
| Name             | Size   | Name   | Size   |  |  |  |  |
| PCLK             | 1-bit  | PRDATA | 32-bit |  |  |  |  |
| PRESETB          | 1-bit  |        |        |  |  |  |  |
| PADDR            | 32-bit |        |        |  |  |  |  |
| PSEL             | 1-bit  |        |        |  |  |  |  |
| PENABLE          | 1-bit  |        |        |  |  |  |  |
| PWRITE           | 1-bit  |        |        |  |  |  |  |
| PWDATA           | 32-bit |        |        |  |  |  |  |

## **Advanced Extensible Interface (AXI) Protocols**

- AXI
  - Basic version
  - Memory-mapped
    - Module with AXI interface can be accessed with the address
  - Uses 5 channels for data transaction between master and slave
    - Write addr/control/data/resp, Read addr/data
- AXI-Lite
  - A light version of AXI that precludes some functionality (e.g. burst mode)
  - Memory-mapped
- AXI-Stream
  - Used for sending/receiving large data streams
  - Not Memory-mapped
    - ▶ There is no explicit address
  - Uses only one channel for data transaction between master and slave
    - Write data

- You should implement the AXI-Stream interface for your Conv/FC/Pooling Modules
  - Each acceleration module communicates with the VDMA engine
     to send/receive data to/from the FPGA DRAM
  - Master sends Data,
     while the slave receives data
    - Acceleration module (M) -> VDMA Engine (S)
    - VDMA Engine (S) -> Acceleration module (M)
  - Signals
    - ACLK and ARESETn are shared between master and slave
    - ► TKEEP and TUSER for the master should be set to {4{1'b1}}, 1'b0

| - | Signal          | Source       | Description                                                                                                                                                                                                                                                     |
|---|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | ACLK            | Clock source | The global clock signal. All signals are sampled on the rising edge of ACLK.                                                                                                                                                                                    |
| - | ARESETn         | Reset source | The global reset signal. ARESETn is active-LOW.                                                                                                                                                                                                                 |
|   | TVALID          | Master       | TVALID indicates that the master is driving a valid transfer.  A transfer takes place when both TVALID and TREADY are asserted.                                                                                                                                 |
|   | TREADY          | Slave        | TREADY indicates that the slave can accept a transfer in the current cycle.                                                                                                                                                                                     |
|   | TDATA[(8n-1):0] | Master       | TDATA is the primary payload that is used to provide the data that is passing across the interface. The width of the data payload is an integer number of bytes.                                                                                                |
|   | TSTRB[(n-1):0]  | Master       | TSTRB is the byte qualifier that indicates whether the content of the associated byte of TDATA is processed as a data byte or a position byte.                                                                                                                  |
|   | TKEEP[(n-1):0]  | Master       | TKEEP is the byte qualifier that indicates whether the content of the associated byte of TDATA is processed as part of the data stream.  Associated bytes that have the TKEEP byte qualifier deasserted are null bytes and can be removed from the data stream. |
|   | TLAST           | Master       | TLAST indicates the boundary of a packet.                                                                                                                                                                                                                       |
|   | TID[(i-1):0]    | Master       | <b>TID</b> is the data stream identifier that indicates different streams of data.                                                                                                                                                                              |
|   | TDEST[(d-1):0]  | Master       | TDEST provides routing information for the data stream.                                                                                                                                                                                                         |
|   | TUSER[(u-1):0]  | Master       | TUSER is user defined sideband information that can be transmitted alongside the data stream.                                                                                                                                                                   |

Table 2-1 Interface signals list

AXI-Stream Interface (Ports)

| AXI-Stream input/output |        |               |        |  |  |  |
|-------------------------|--------|---------------|--------|--|--|--|
| In                      | put    | Output        |        |  |  |  |
| Name                    | Size   | Name          | Size   |  |  |  |
| M_AXIS_TREADY           | 1-bit  | S_AXIS_TREADY | 1-bit  |  |  |  |
| S_AXIS_TDATA            | 32-bit | M_AXIS_TDATA  | 32-bit |  |  |  |
| S_AXIS_TVALID           | 1-bit  | M_AXIS_TVALID | 1-bit  |  |  |  |
| S_AXIS_TLAST            | 1-bit  | M_AXIS_TLAST  | 1-bit  |  |  |  |
| S_AXIS_TKEEP            | 4-bit  | M_AXIS_TKEEP  | 4-bit  |  |  |  |
| S_AXIS_TUSER            | 1-bit  | M_AXIS_TUSER  | 1-bit  |  |  |  |
| AXIS_ACLK               | 1-bit  |               |        |  |  |  |
| AXIS_ARESETN            | 1-bit  |               |        |  |  |  |



• When the Slave is ready to receive data,

set TREADY high



When the Master is ready to send data,

set TVALID and TDATA



 When Slave TREADY and Master TVALID are both HIGH, data transfer begins



When the last data is transferred,

the Master sets TLAST



When the data transfer ends,

the Master resets TLAST and TVALID



Figure 4-3: AXI4-Stream Waveform

- If TVALID == 0 && TREADY == 1
  - Master does not have any data to send
- If TAVLID == 1 && TREADY == 0
  - The Master has data to send, but the slave is not ready
    - => Data movement stalls, wait until the slave becomes ready

- Exercise
  - The AXI-Stream interface is fundamentally similar to the AXI-Lite interface
  - You can implement a toy example with an AXI-Stream interface (Lab 9)
- Reference (Highly Recommended)
  - https://developer.arm.com/documentation/ihi0051/a/

- Direct Memory Access (DMA)
  - A mechanism that allows certain hardware subsystems
     to access main system memory without CPU intervention
  - The opposite of Programmed IO (PIO)
- AXI VDMA (Video Direct Memory Access) Engine
  - Provides a high bandwidth DMA for video applications
  - Provides high-performance direct memory access
     between FPGA memory and AXI4-Stream type target peripherals

- How to use VDMA Engine
  - The host CPU must program the control registers in the VDMA Engine
    - Recap) The control registers are memory-mapped
  - 1. VDMACR (control) register: set the control

(i.e., MM2S or S2MM, the number of frames)

- 2. START\_ADDRESS register: set the base memory address to send/receive data
- 3. FRMDLY\_STRIDE register: set the stride

  (if you don't need this feature, set it as the same as the HSIZE)
- 4. HSIZE register: set the HSIZE (line size in Bytes)
- 5. VSIZE register: set the VSIZE (# of lines)
- Once all these control registers are set, VDMA will begin the data transfer between FPGA memory and the Acceleration Module

- Memory Map
  - Each VDMA Engine control registers are memory-mapped
  - Address = VDMA Engine Base Address + Register address offset

| Register type    | Address Offset |      |
|------------------|----------------|------|
|                  | MM2S           | S2MM |
| VDMACR (control) | 0x00           | 0x30 |
| START_ADDRESS    | 0x5C           | 0xAC |
| FRMDLY_STRIDE    | 0x58           | 0xA8 |
| HSIZE            | 0x54           | 0xA4 |
| VSIZE            | 0x50           | 0xA0 |

- We program VDMA Engine control registers
   through AXI4-Lite Interface
- Once all the control registers are set...
  - The Control/Status logic generates appropriate commands
  - The **DataMover** executes Read/Write commands to initiate data transfer



#### Line Buffer

- Asynchronous internal buffer to temporarily hold the data
- VDMA Engine stalls data transfer if the slave is not ready



- Read data from FPGA memory to the Accelerator Module
  - Interface
    - ▶ FPGA Memory ⇔ VDMA Engine: AXI Interface (Memory-mapped)
    - ▶ VDMA Engine ⇔ Accelerator Module: AXI-Stream Interface (Stream)
  - Data Flow: FPGA Memory => Accelerator Module (MM2S)
    - FPGA Memory (S\_AXI) => VDMA Engine (M\_AXI)

=> VDMA Engine (M\_AXIS) => Accelerator Module (S\_AXIS)



AXI VDMA Block Diagram

- Write data from the Accelerator Module to FPGA Memory
  - Interface
    - ▶ FPGA Memory ⇔ VDMA Engine: AXI Interface (Memory-mapped)
    - ▶ VDMA Engine ⇔ Accelerator Module: AXI-Stream Interface (Stream)
  - Data Flow: Accelerator Module => FPGA Memory (S2MM)
    - Accelerator Module (M\_AXIS) => VDMA Engine (S\_AXIS)

=> VDMA Engine (M\_AXI) => FPGA Memory (S\_AXI)



AXI VDMA Block Diagram

- Summary
  - A set of control registers should be set

by the host CPU via AXI-Lite interface to use the VDMA Engine

- Data transfer directions
  - FPGA Memory => Accelerator Module (MM2S)
  - Accelerator Module => FPGA Memory (S2MM)
- The unit of data transfer in VDMA is a frame
  - Frame = HSIZE (line size) x VSIZE (# of lines)

- Interface (Ports)
  - APB
  - AXI-Stream
- Internal Module
  - Control Unit
  - Compute Unit
    - 2D Systolic Array (Mandatory)
      - □ MULT: 8-bit
      - ☐ ACCUMULATION: bitwidth should be wide enough to provide precise result
    - Quantization Unit
    - ▶ ReLU Unit
  - Memory Unit
    - ▶ BRAM bandwidth should be large enough to populate 2D Systolic Array without any stall

#### APB Interface

- conv\_start register
  - ▶ Host CPU set *conv\_start* register via APB protocol
  - ▶ The conv module begins operation whenever the *conv\_start* register is set
- conv\_done register
  - ▶ Host CPU busy poll *conv\_done* register via APB protocol
  - ▶ The conv module sets the *conv\_done* register whenever the operation ends
- You can freely add more memory-mapped registers using the APB protocol

#### AXI-Stream

- I/O ports are given, and unnecessary pins are fixed to default
- When Pooling Module is a Master (send data to VDMA Engine)
  - set M\_AXIS\_TDATA, M\_AXIS\_TLAST, M\_AXIS\_TVALID, etc
- When Pooling Module is a Slave (receive data from VDMA Engine)
  - set S\_AXIS\_TREADY

Block Diagram



- Testbench
  - Conv module is initiated only after the VDMA Engine transfers all the data
  - This does not strictly match the behavior of the python codes
    - > Python code initiates Conv module, then programs the VDMA Engine
  - Make your testbench and the python codes coherent



- Interface (Ports)
  - APB
  - AXI-Stream
- Internal Module
  - Control Unit
  - Compute Unit
    - MAX Unit
  - Memory Unit



#### APB Interface

- pool\_start register
  - ▶ Host CPU set *pool\_start* register via APB protocol
  - ▶ The pooling module begins operation whenever the *pool\_start* register is set
- pool\_done register
  - ▶ Host CPU busy poll pool done register via APB protocol
  - ▶ The pooling module sets the *pool\_done* register whenever the operation ends
- You can freely add more memory-mapped registers using the APB protocol

#### AXI-Stream

- I/O ports are given, and unnecessary pins are fixed to default
- When Pooling Module is a Master (send data to VDMA Engine)
  - ▶ set M\_AXIS\_TDATA, M\_AXIS\_TLAST, M\_AXIS\_TVALID, etc
- When Pooling Module is a Slave (receive data from VDMA Engine)
  - set S\_AXIS\_TREADY

Block Diagram



- Testbench
  - Pooling module is initiated only after the VDMA Engine transfers all the data
  - This does not strictly match the behavior of the python codes
    - ▶ Default Python code initiates Pooling module, then programs the VDMA Engine
  - Make your testbench and the python codes coherent



- Interface (Ports)
  - APB
  - AXI-Stream
- Internal Module
  - Control Unit
  - Compute Unit
    - Any valid unit that can perform FC computation
      - □ MULT: 8-bit
      - □ ACCUMULATION: bitwidth should be wide enough to provide precise result
    - Quantization Unit
    - ▶ ReLU Unit
  - Memory Unit

#### APB Interface

- fc\_start register
  - ▶ Host CPU set *fc\_start* register via APB protocol
  - ▶ The fc module begins operation whenever the fc\_start register is set
- *fc\_done* register
  - ▶ Host CPU busy poll *fc\_done* register via APB protocol
  - ▶ The fc module sets the fc\_done register whenever the operation ends
- You can freely add more memory-mapped registers using the APB protocol

#### AXI-Stream

- I/O ports are given, and unnecessary pins are fixed to default
- When Pooling Module is a Master (send data to VDMA Engine)
  - ▶ set M\_AXIS\_TDATA, M\_AXIS\_TLAST, M\_AXIS\_TVALID, etc
- When Pooling Module is a Slave (receive data from VDMA Engine)
  - set S\_AXIS\_TREADY

Block Diagram



- Testbench
  - FC module is initiated only after the VDMA Engine transfers all the data
  - This does not strictly match the behavior of the python codes
    - ▶ Default Python code initiates FC module, then programs the VDMA Engine
  - Make your testbench and the python codes coherent



CNN Accelerator System (Control Flow)



CNN Accelerator System (Control Flow)





# **Memory Map**

 Each hardware module has its own address space, exposed to the host CPU

DRAM:
 VDMA0 Control Registers:
 VDMA1 Control Registers:
 VDMA2 Control Registers:
 APB0 Control Registers:
 APB1 Control Registers:
 APB2 Control Registers:
 Ox0000\_0000 ~ 0x0C20\_0000
 Ox0C20\_0000 ~ 0x0C30\_0000
 Ox0D10\_0000 ~ 0x0D10\_0000
 Ox0D10\_0000 ~ 0x0D20\_0000
 Ox0D20\_0000 ~ 0x0D30\_0000

Instructions from the host CPU
 are decoded by the decode module,
 then arbitrated by the interconnects

#### Instructions

- We define a bunch of instructions to run the FPGA accelerator from the host CPU
  - 64-bit Instruction
    - ▶ [63:60] = Opcode (Read: 5, Write: 4)
    - ▶ [59:32] = Address
    - ▶ [31:00] = Data
- Instructions are essentially Read/Write requests with varying memory-mapped addresses
  - Instruction 1: Write data from the host CPU to the FPGA DRAM
  - Instruction 2: Program the Accelerator Module
  - Instruction 3: Program the VDMA Engine
  - Instruction 4: Read the result from the FPGA DRAM to the host CPU
  - ...

# **Instruction 1 (Python Code)**

- Write data from the host CPU to the FPGA DRAM
  - Data: Input Images, CNN Model parameters
- single\_layer\_test.ipynb
  - Pseudo Code

```
SU.su set conv w({'BASE_ADDR': 0x0200_0000}, "~.npy")
```

def su set conv w(self, weight info, f name):

- scale uart.py
  - Pseudo Code

```
Opcode: Write
self.su write data trans(base_addr + (cout - 4), val)
```

Address: 0x02xx\_xxxx

Data: val

# **Instruction 1 (FPGA Flow)**

#### **UART** Instruction 1 Convert Opcode = 0x04 (write) RX일 경우 8bit를 받아 FIFO에 저장 TX일 경우 Convert 32to 8을 통해서 **FIFO** 총 8개를 받아서 64bit로 만들어서 내보낸다. 32bit의 Data를 8bit씩 끊어서 전송 32to8 Address = 0x02xx xxxxDecoder Instruction FPGA DRAM is the destination [63:60] = Opcode Decoder [59:32] = address (28bit) [31:00] = data (32bit) Data = weight, bias, etc Opcode: start / write end / write / read / idle Write data Control Path = interconnect = AXI m APB Bridge 역할 주소가 지정된 APB Splitter에서 오는명령어를 APB는 Bridge에서만 Control 한다. to the FPGA DRAM UART를 통해서 읽고쓰기가 가능 Address에 따라 분류하며 전송 Slave 등의 Address등이 독립적으로구성된 듯 APB를 쓰는 이유는 Data의 빠른 전달이 필요가 없기 때문 이 때, 하위 Sbit만 다음 단계로 넘겨준다. Splitter Crossbar는 Input 은 32bit. AXI to Ex) 0x0C12 3456은 output은 64ibt (slave가 2개일 경우)로 구성한다. AXI to 0x2 3456만 다음에 넘김 0x0000 0000 0000 0000 : Data path FC APB AXI-Lite (cross) 0x0000\_0000\_0C00\_0000 : AXI-Lite APB 0 0x0C00\_0000 : VDMA0 AXII-Lite 32/32 0x0C10 0000: VDMA1 0x0C20\_0000 : VDMA2 AXI 32/128 Async clk 0x0D00 0000 : APB0 FIFO 512 0x0D10 0000 : APB1 (BRAM) AXI to Data Control FC layer 0x0D20 0000 : APB2 MIG DRAM 은 Data 등 MIG 저장하기 위한 용도 APB 1 Path AXI-Lite Path 32/32 Data Path는 interconnect로 구성 Splitter나 VDMA에서 오는 Data Request를 MIG에 넘기고, CONV MIG에서 오는 Data를 다시금 보내는 역할을 진행. Request에 따라 자동으로 Master를 연결해줌 CLK AXI to **APB** Generator CONV 100MHz : sys\_clk, AXI의 CLK 200MHz: Ref Clock ... ? 325MHz : DRAM 용 layer VDMA 0 VDMA는 AXI data를 DDR에 R/W할 수 있도록하는 모듈 Width, Height, bit-depth 등과 저장할 주소 등을설정 Genlock 기능을 사용하여 Master와 Slave가 동기화(?) 상태를 유지 Pool Esync는 사용하지 않음 VDMA 1 Burst = 8 **APB** Address width = 32 Memory Map data width = 64 Stream Data width = 32 Buffer = 512 Pool VDMA 2 S-AXI-Lite를 통해서 레지스터를 설정하는 것으로 보인다. layer S2MM, MM2S를 통해서 Data의 흐름을 관리한다. HSIZE을 통해서 Col에 들어있는 Data의 개수를 지정 VSIZE을 통해서 Raw에 들어있는 Data의 개수를 지정

# **Instruction 2 (Python Code)**

- Program the Accelerator Module
  - Data: APB Commands
- single\_layer\_test.ipynb
  - Pseudo Code

```
FC BASE ADDR = 0x0D00 0000
SU.su_fc_control(I, F, W, B, R, VDMA0_BASE_ADDR, FC_BASE_ADDR)
```

- scale uart.py
  - Pseudo Code

```
def su fc control(self, F, W, B, R, vaddr, caddr):
  self.su_write_data(caddr + 0x00, 0x1)
```

Opcode: Write

Address: 0x0D00\_0001

0x1Data:

# **Instruction 2 (FPGA Flow)**



# **Instruction 3 (Python Code)**

- Program the VDMA Engine
  - Data: VDMA Control Values
- single\_layer\_test.ipynb
  - Pseudo Code

```
VDMA0_BASE_ADDR = 0x0C00_0000
...
SU.su_fc_control(I, F, W, B, R, VDMA0_BASE_ADDR, FC_BASE_ADDR)
```

- scale\_uart.py
  - Pseudo Code

```
def su_fc_control(self, F, W, B, R, vaddr, caddr):
    ...
self.su_write_data(vaddr + 0x54, F['HSIZE'])
```

Opcode: Write

Address: 0x0C00\_0054

Data: F['HSIZE']

# **Instruction 3 (FPGA Flow)**



#### **VDMA Mechanism (FPGA Flow)**



### **Instruction 4 (Python Code)**

 Read the inference result from the FPGA DRAM to the Host CPU

- single\_layer\_test.ipynb
  - Pseudo Code

```
...
SU.su_check_result("~.txt", 0x06A0_0000)
```

- scale\_uart.py
  - Pseudo Code

### **Instruction 4 (FPGA Flow)**

#### **UART Instruction 4** Conve Opcode = 0x05 (read) RX일 경우 8bit를 받아 FIFO에 저장 TX일 경우 Convert 32to8을 통해서 **FIFO** 총 8개를 받아서 64bit로 만들어서 내보낸다. 32bit의 Data를 8bit씩 끊어서 전송 32to8 Address = 0x06Ax xxxxDecoder Instruction FPGA DRAM is the destination [63:60] = Opcode Decoder [59:32] = address (28bit) [31:00] = data (32bit) Opcode: start / write end / write / read / idle Control Path 는 interconnect로 APB Bridge 역항 주소가 지정된 APB Splitter에서 오는명령어를 APB는 Bridge에서만 Control 한다. Read data UART를 통해서 읽고쓰기가 가능 Address에 따라 분류하며 전송 Slave 등의 Address등이 독립적으로구성된 듯 AXI 32/32 APB를 쓰는 이유는 Data의 빠른 전달이 필요가 없기 때문 이 때, 하위 Sbit만 다음 단계로 from the FPGA DRAM 넘겨준다. AXI to Splitter Ex) 0x0C12\_3456은 AXI to 0x2 3456만 다음에 넘김 **FC APB** 0000\_0000\_0000\_0000 : Data path (cross) 0000\_0000\_0C00\_0000: AXI-Lite APB 0 0x0C00\_0000 : VDMA0 0x0C10 0000: VDMA1 0x0C20\_0000 : VDMA2 XI 32/128 Async clk 0x0D00 0000 : APB0 IFO 512 0x0D10 0000 : APB1 (BRAM) AXI to Data Control FC layer 0x0D20 0000 : APB2 MIG MIG DRAM € Data € 저장하기 위한 용도 APB 1 Path AXI-Lite Path 32/32 Data Path는 interconnect로 구성 Splitter나 VDMA에서 오는 Data Request를 MIG에 넘기고, CONV MIG에서 오는 Data를 다시금 보내는 역할을 진행. Request에 따라 자동으로 Master를 연결해줌 CLK AXI to **APB** Generator APB 2 CONV 100MHz : sys\_clk, AXI의 CLK 200MHz: Ref Clock ... ? 325MHz : DRAM 용 laver VDMA 0 VDMA는 AXI data를 DDR에 R/W할 수 있도록하는 모듈 Width, Height, bit-depth 등과 저장할 주소 등을 설정 Genlock 기능을 사용하여 Master와 Slave가 동기화(?) 상태를 유지 Pool Esync는 사용하지 않음 VDMA 1 Burst = 8 **APB** Address width = 32 Memory Map data width = 64 Stream Data width = 32 Buffer = 512 Pool VDMA 2 S-AXI-Lite를 통해서 레지스터를 설정하는 것으로 보인다. layer S2MM, MM2S를 통해서 Data의 흐름을 관리한다. HSIZE을 통해서 Col에 들어있는 Data의 개수를 지정 VSIZE를 통해서 Raw에 들어있는 Data의 개수를 지정

# **Systolic Array**

### **Systolic Array**

- A set of tightly coupled processing elements (PE)
  - Each PE is responsible for computing a partial result of the entire operation
  - Input, Output to the PE is given from the neighboring PEs
- Advantages
  - Maximize data reuse opporunity
  - Simple control logic



Google TPU: example systolic-array application

- Matrix-Matrix multiplication
  - Let's multiply two 3x3 matrices A and B
- Example PE Pseudo code (Output Stationary)

```
module pe(clk,in_a,in_b,out_a,out_b,out_c);
  input wire reset,clk;
  input wire [data_size-1:0] in_a,in_b;
  output reg [2*data_size:0] out_c;
  output reg [data_size-1:0] out_a,out_b;

always @(posedge clk) begin
  out_c <= out_c + in_a*in_b;
  out_a <= in_a;
  out_b <= in_b;
  end
endmodule</pre>

b

Accum.
out_c

a

Accum.
out_c

b
```







T = 2











#### Remarks

- There can be various PE Designs
  - Which data stays inside the PE until the end of the computation?
    - Partial Sum (Output Stationary)
    - Input Feature (Input Stationary)
    - Wight (Weight Stationary)
  - Depending on the hyperparameters, the optimal PE design may differ
    - ▶ Find the best dataflow!
- Be aware that the inputs are fed in a skewed manner!
  - From the previous example,  $a_{0,0}$ ,  $a_{1,0}$ ,  $a_{2,0}$  are not fed in the same cycle

#### Im<sub>2</sub>col

- How can we convert convolution operation into Matrix-Matrix multiplication?
  - Im2col Algorithm
- We will implement our conv module with a 2D systolic array
  - Without Im2col algorithm, the systolic array will be useless

Im<sub>2</sub>col

9x9

- Reference (Recommended)
  - <a href="https://cding.tistory.com/112">https://cding.tistory.com/112</a>



You are going to implement this matrix-matrix multiplication

**Using 2D systolic array!** 

| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
|---|---|---|---|---|---|---|---|---|
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |

2x9

| 0 | 0 | 0 | 0 | 1 | 2 | 0 | 4 | 5 |
|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 |
| 0 | 0 | 0 | 2 | 3 | 0 | 5 | 6 | 0 |
| 0 | 1 | 2 | 0 | 4 | 5 | 0 | 7 | 8 |
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 2 | 3 | 0 | 5 | 6 | 0 | 8 | 9 | 0 |
| 0 | 4 | 5 | 0 | 7 | 8 | 0 | 0 | 0 |
| 4 | 5 | 6 | 7 | 8 | 9 | 0 | 0 | 0 |
| 5 | 6 | 0 | 8 | 9 | 0 | 0 | 0 | 0 |
|   |   |   |   |   |   | - |   |   |

| اـ |    |    |    |                |    |    |    |    |    |
|----|----|----|----|----------------|----|----|----|----|----|
|    | a1 | a2 | a3 | a <del>4</del> | a5 | a6 | a7 | a8 | a9 |
|    | a1 | a2 | a3 | a4             | a5 | a6 | a7 | a8 | a9 |

Simple 2D Convolution



- Simple 2D Convolution
  - Convert a portion of 3x3 image into
     a column of transformed input feature matrix



- Simple 2D Convolution
  - Do the same thing for each sliding window



- Simple 2D Convolution
  - Do the same thing for each sliding window



- Simple 2D Convolution
  - After 34 cycles, the result of the 1st row is made



- Simple 2D Convolution
  - Then, do the same things for the 2<sup>nd</sup> row



### **More Complex Example?**

#### Convolution with multi-channel



#### **More Complex Example?**

- Convolution with multi-channel
  - After applying Im2col on each channel, you will obtain multiple vectors
  - Append these vectors alongside
     the column of the transformed input feature matrix



### **Even More Complex Example?**

#### Convolution with multi-filter



#### **Even More Complex Example?**

- Convolution with multi-filter
  - Nothing different for the input feature matrix



#### Remarks

- Whenever you apply Im2col, take special care of padded input features
  - Padding will induce some corner cases
- 2D Systolic Array may not be large enough to handle the transformed matrix multiplication at once
  - You should tile the transformed matrix
  - Im2col with tiling... => Think carefully
- Resource Constraints
  - BRAM and LUTs are precious resources
  - Start with a small systolic array, first test functionality,
     then scale up for the better performance
    - Parameterizing your module will help

#### **Other Optimizations**

- You can always refer to the latest CNN accelerators
  - e.g., Eyriss (MIT), TPU (Google), etc
- Find the optimal design point,
   regarding the resource constraints

- Submission Deadline
  - TBA
  - We will not accept any delayed submission
- Grading Policy
  - Functionality
    - You will demonstrate your accelerator
  - Performance
    - ▶ We will measure it with a given performance counter (*clk\_counter.v*)
- DO NOT COPY

- Submit to GitHub
  - Your entire project, including...
    - Python codes that you have revised (e.g. scale\_uart.py)
    - ▶ Verilog codes (\*.v)
    - ▶ Bitstream (\*.bit)
    - Constraint files (\*.xdc)
  - Push everything to the "main" branch of your GitHub repository
  - Your final commit before the deadline will be assessed

- Submit to eTL
  - One report for each team, including...
    - A detailed explanation of your Verilog codes
      - □ Even if you haven't finished the project, you should explain what you have done so far
      - □ e.g., We implemented the FC module and it passes the simulation & single\_layer\_test.ipynb
    - Block Diagram of your overall design (including FSMs)
    - Contribution of each member
  - One demo video for each team
    - ▶ Video of running the ipynb files (e.g. \*.mp4)
    - Less than 500MB
  - One member should upload all the deliverables on the eTL
- We will double-check your results with the source code in the GitHub

# Miscellaneous

#### **Tips**

- Before you start anything, make sure that you have plans
  - Go over all the materials that we have provided
  - You should know...
    - ▶ How does the host CPU communicate with the FPGA board through python APIs
    - ▶ How to read/write on memory-mapped FPGA registers from the host CPU
    - What computation should be performed (exact specification of our CNN model)
  - Design your hardware algorithm
    - We recommend you draw a lot of block diagrams!
    - In what order should we read data from the FPGA Memory?
    - What should be the BRAM design to provide enough bandwidth to the compute unit?
    - **...**

#### **Tips**

- Debugging RTL codes is difficult and time-consuming
  - Synthesis/Implementation stages take around an hour on the laptop
  - Follow the Verilog coding conventions
    - Try to write easy-to-understand codes,
       so that you and your teammates can crosscheck the implementation
  - Add debug registers through the APB protocol
    - ▶ This will help you examine what is happening inside your hardware
  - Revise the testbench
    - ▶ The given testbench is imperfect
      - □ Does not strictly follow the control flow of the python codes
    - You should write your own testbench to test the corner cases
      - Corner cases may differ depending on your design

#### **Python Codes**

- The host CPU and the FPGA board will communicate via UART
  - Some useful APIs are defined in the scale\_uart.py
  - You can freely revise the codes to debug or optimize your design
- Python Environment
  - Refer to the materials from Lab 8
    - Use Conda to install packages
    - Package dependencies: jupyter, pyserial, numpy, matplotlib, torch, glob2
    - \$ conda install pip
    - \$ pip install -r requirements.txt

#### **Python Codes**

- We also provide python scripts to help you understand how our CNN model architecture looks like
- Refer to the cifar\_pytorch.ipynb for more information
  - Also, take a look at layers\_cifar10.py, setup\_cifar10.py and bit\_operation.py