| Name: | CWID: | Date: |
|-------|-------|-------|
|       | •···- |       |

# CALIFORNIA STATE UNIVERSITY, FULLERTON

Computer Engineering

EGCP 281 – Designing Using VHDL (FALL 2017)

Mid-term Exam 1 (Total Points = 85)

## **Academic Dishonesty Policy**

In line with University policies, the Computer Engineering program supports a strict and well-defined policy against academic dishonesty. Thus, to assure a fair and equitable testing environment for all students, there will be zero tolerance during exam for any of the following:

- Cheating of any type (looking at or copying another student's answers) or helping another student with answers.
- Use of notes, phones, or other aids (other than that allowed by instructor)
- Talking or texting during exams
- Leaving the classroom during the exam (without permission)

Consequences for violating these policies will be a "zero" on the exam at a minimum, with the possibility of an F in the course.

Only one page of handwritten notes (two side), pens/pencils, erasers, and a calculator (shouldn't be necessary) are allowed with the exam.

Normally, full credit is given only if work is shown when appropriate.

Perfect VHDL syntax is not required, but your code should still be correctly written. Just small syntax errors, like a missing semicolon, will not be penalized.

| Name: | CWID: | Date: |
|-------|-------|-------|
|       |       |       |

### 1. (20 Points) Do the following

a) Carry out the conversion required to complete the columns. (Show the steps)

| BINARY | OCTAL | DECIMAL | HEXADECIMAL |
|--------|-------|---------|-------------|
|        |       | 757.25  |             |

b) Find the 1's complement, 2's complement and sign of the number based on the 8-bit signed number shown below. (Show the steps)

| Number       | 1's Complement | 2's Complement | Sign |
|--------------|----------------|----------------|------|
| 11100110.101 |                |                |      |
| 01101100     |                |                |      |

c) Convert to base 6: 3BA.24<sub>14</sub> (do all the arithmetic in decimal).

| Name: | CWID:  | Date: |
|-------|--------|-------|
| Name  | CVVID. | Date  |

2. (25 Points) Arithmetic Operation

Calculate the following. (Show the steps)

a) (110110)<sub>2</sub> plus (11101)<sub>2</sub>

b)  $(11110100)_2$  minus  $(1000111)_2$  using 1's complement and 2's complement

| Name: | CWID: | Date:         |
|-------|-------|---------------|
|       |       | · · · · ————— |

c)  $(1111)_2$  times  $(1010)_2$ 

d)  $(101101)_2$  divided by  $(110)_2$ 

| Name: | CWID: | Date: |
|-------|-------|-------|
| Name. | CVID. | Date. |

#### 3. (30 Points) Max and Min term

From a 4-bit Instruction Register we have the following Truth Table (instruction decoding). a) Express the Boolean functions using minterms and maxterms representations. b) Provide the Boolean functions using Sum of Products (SOP), and Product of Sums (POS) using K-map c) Based on the Boolean expression obtained in part b) draw the logic circuit for SOP and POS.

| A | В | C | D | F1 |
|---|---|---|---|----|
| 0 | 0 | 0 | 0 | 0  |
| 0 | 0 | 0 | 1 | 0  |
| 0 | 0 | 1 | 0 | 1  |
| 0 | 0 | 1 | 1 | 0  |
| 0 | 1 | 0 | 0 | 1  |
| 0 | 1 | 0 | 1 | 1  |
| 0 | 1 | 1 | 0 | 1  |
| 0 | 1 | 1 | 1 | 0  |
| 1 | 0 | 0 | 0 | 0  |
| 1 | 0 | 0 | 1 | 0  |
| 1 | 0 | 1 | 0 | 0  |
| 1 | 0 | 1 | 1 | 1  |
| 1 | 1 | 0 | 0 | 1  |
| 1 | 1 | 0 | 1 | 0  |
| 1 | 1 | 1 | 0 | 1  |
| 1 | 1 | 1 | 1 | 0  |

| Name: | CWID: | Date: |
|-------|-------|-------|
|       |       |       |

#### 4. (10 Points) Combination Digital Circuit

For the combination circuit shown in the figure below fill the VHDL code



begin

end Behavioral;