e<sub>2</sub>v

# EV76C560 1.3 Mpixels B&W and Color CMOS Image Sensor

# **Datasheet**

#### **Features**

- 1.3 million (1280 x 1024) pixels, 5.3 µm square pixels with micro-lens
- Optical format 1/1.8"
- 60 fps@ full resolution
- Embedded functions:
  - Image Histograms and Context output
  - Sub-sampling / binning
  - Multi-ROI (including 1 line mode)
  - Defective pixel correction
  - PLL with 5 to 50 MHz input frequency range
  - High dynamic range capabilities
  - Time to Read improvement (Abort image and Good first image)
- Timing modes:
  - Global shutter in serial and overlap modes
  - Rolling shutter allowing true CDS readout and global reset
- Output format 8 or 10 bits parallel plus synchronization
- SPI controls
- · Control input pins: Trigger, Reset
- Light control output
- 3.3 V and 1.8 V power supplies

## **Performance Characteristics**

- Low power consumption (200 mW)
- · High sensitivity at low light level
- Operating temperature [-30° to +65°C]
- Peak QE > 60%

## **Available Sensor Types**

- B&W
- Color (Bayer arrangement)

## **Applications**

- Surveillance IP/CCTV cameras
- Industrial Machine Vision
- · Biometrics/Medical Imaging
- Automotive Vision

#### Introduction

The EV76C560 is a 1.3 million pixel CMOS image sensor designed with e2v's proprietary Eye-On-Si CMOS imaging technology. It is suitable for many different types of application where superior performance is required. The innovative pixel design offers excellent performance in low-light conditions with an electronic global (true snapshot) shutter, and offers a high readout speed at 60 fps in full resolution. Its very low power consumption makes it well suited for battery powered applications.



# 1. Typical Performance Data

**Table 1-1.** Typical electro-optical performance @ 25°C and 65°C, nominal pixel clock

| Parameter            |                                           | Unit                       | Typica                                    | l value               |
|----------------------|-------------------------------------------|----------------------------|-------------------------------------------|-----------------------|
|                      | Resolution                                | pixels                     | 1280 (H)                                  | < 1024 (V)            |
|                      | Image size                                | mm<br>inches               | 6.9 (H) × 5.5 (V) - 8.7 (diagonal ≈ 1/1.8 |                       |
| Sensor               | Pixel size (square)                       | μm                         | 5.3                                       | < 5.3                 |
| characteristics      | Aspect ratio                              |                            | 5 .                                       | <sup>'</sup> 4        |
|                      | Max frame rate                            | fps                        | 60 @ fu                                   | II format             |
|                      | Pixel rate                                | Mpixels / s                | 90 -> 120                                 |                       |
|                      | Bit depth                                 | bits                       | 1                                         | 0                     |
|                      |                                           |                            | @ T <sub>A</sub> 25°C                     | @ T <sub>A</sub> 65°C |
|                      | Dynamic range (1)                         | dB                         | >62                                       | >57                   |
|                      | Qsat                                      | ke-                        | 12                                        |                       |
|                      | SNR Max                                   | dB                         | 41                                        | 39                    |
| Pixel performance    | MTF at Nyquist, λ=600 nm                  | %                          | 50                                        |                       |
| portormanoc          | Dark signal (2)                           | LSB <sub>10</sub> /s       | 24                                        | 420                   |
|                      | DSNU <sup>(2)</sup>                       | LSB <sub>10</sub> /s       | 6                                         | 116                   |
|                      | PRNU <sup>(3)</sup> (RMS)                 | %                          | <1                                        |                       |
|                      | Responsivity (4)                          | LSB <sub>10</sub> /(Lux/s) | 6600                                      |                       |
| Floatsiool           | Power supplies                            | V                          | 3.3 8                                     | k 1.8                 |
| Electrical interface | Power consumption: Functional (5) Standby | mW<br>μW                   | < 200 mW<br>180                           |                       |

- 1. In electronic rolling shutter (ERS) mode.
- 2. Min gain, 10 bits.
- 3. Measured @ Vsat/2, min gain.
- 4. 3200K, window without AR coating, IR cutoff filter BG38 2 mm.
- 5. @ 60 fps, full format, with 10 pF on each output.

Figure 1-1. Spectral response and quantum efficiency



### 2. Sensor Overview

Figure 2-1. Block diagram



Detailed descriptions of the I/O signals and blocks are given in the datasheet sections listed in Table 2-1 See Section 21. for the device pinout information.

 Table 2-1.
 Quick reference table for block diagram

| Signal name | 1/0 | Description                 | Reference    |
|-------------|-----|-----------------------------|--------------|
| ADC_REF1&2  | _   | ADC reference voltages      | Section 5.2  |
| CSN         |     | SPI chip select             |              |
| MISO        | 0   | SPI data output             | Section 17.  |
| MOSI        | I   | SPI data input              | Section 17.  |
| SCK         | I   | SPI clock                   |              |
| TRIG        |     | Trigger input               | Section 18.  |
| CLK_REF     | I   | Reference clock input       | Section 14.  |
| CLK_FIX     | I   | Fixed clock input           | Section 14.  |
| ResetN      | -   | Sensor reset                | Section 18.  |
| DATA<9:0>   | 0   | 10-bit data output bus      |              |
| FEN         | 0   | Vertical sync output        | Section 19.  |
| LEN         | 0   | Horizontal sync output      |              |
| FLO         | 0   | Illumination control output | Section 19.6 |
| DATA_CLK    | 0   | Output clock                |              |

| List of blocks              | Reference       |
|-----------------------------|-----------------|
| Matrix                      | Section 4.      |
| ADC + PGA                   | Section 5.      |
| Clamp + digital gain        | Section 6. & 7. |
| Defect correction           | Section 8.      |
| Binning                     | Section 9.      |
| Histogram                   | Section 10.     |
| 10->8 bits                  | Section 11.     |
| Context                     | Section 12.     |
| Mux out                     | Section 13.     |
| Timing and power management | Section 14.     |
| Clock generator             | Section 15.     |
| Pattern generator           | Section 16.     |
| SPI                         | Section 17.     |
|                             |                 |

## 3. Standard Configuration

## 3.1 Sensor Settings

The static configuration required to allow image capture is as follows:

- All ground pins connected.
- All power supply pins with the same name connected together.
- SPI pins connected to the host controller.
- 1.8 V pins and 3.3 V pins powered-on.
- Input clock driving the CLK\_REF input pin.
- RESETN pin held at high level after the power-on sequence. See Section 18.1.1
- STANDBY state is deactivated by writing 0 in the stdby\_rqst bit in the <reg\_ctrl\_cfg> register. See
   Section 17.3.8
- Image capture is triggered by a high level on the TRIG pin or setting the trig\_rqst bit in the
   <reg\_ctrl\_cfg> register. See Section 17.3.8

For improved performance, VDD33A and VDD18A must be noise-free. The best way to decouple VDD33A and to increase the power supply rejection ratio is to use a linear regulator dedicated to the image sensor. To prevent noise on VDD18A an inductor can be used.

## 3.2 Application Information

Figure 3-1. Required external components



It is recommended to use X7R for all the 100 nF capacitors.

#### 3.3 Electrical Levels

Table 3-1. DC Characteristics @ 25°C

|                                          |                           |                         | Value |                       |      |
|------------------------------------------|---------------------------|-------------------------|-------|-----------------------|------|
| Parameter                                | Symbol                    | Min                     | Тур   | Max                   | Unit |
| Analog power supply relative to GND      | VDD33A                    | 3.15                    | 3.3   | 3.45                  | V    |
| Digital power supply relative to GND     | VDD18D                    | 1.6                     | 1.8   | 2                     | V    |
| Analog power supply relative to GND      | VDD18A                    | 1.6                     | 1.8   | 2                     | V    |
| Power supply consumption (1)             | Р                         |                         | 190   |                       | mW   |
| Supply current at 60 fps (VDD33A pin)    | I <sub>VDD33A</sub>       |                         | 20    |                       | mA   |
| Supply current at 60 fps (VDD18A pin)    | I <sub>VDD18A</sub>       |                         | 45    |                       | μΑ   |
| Supply current at 60 fps (VDD18D pin)    | I <sub>VDD18D</sub>       |                         | 55    |                       | mA   |
| Standby supply current on VDD33A pin     | I <sub>VDD33A(STBY)</sub> |                         | 0     |                       |      |
| Standby supply current on VDD18A pin     | I <sub>VDD18A(STBY)</sub> |                         | 0     |                       |      |
| Standby supply current on VDD18D pin (2) | I <sub>VDD18D(STBY)</sub> |                         | 50    | 100                   | μΑ   |
| IDLE supply current on VDD33A pin        | I <sub>VDD33A(IDLE)</sub> |                         | 6     |                       | mA   |
| IDLE supply current on VDD18A pin        | I <sub>VDD18A(IDLE)</sub> |                         | 0     |                       | mA   |
| IDLE supply current on VDD18D pin        | I <sub>VDD18D(IDLE)</sub> |                         | 7     |                       | mA   |
| CMOS in/out                              |                           |                         |       |                       |      |
| Input voltage low level                  | V <sub>IL</sub>           |                         |       | 0.3 V <sub>DD18</sub> | V    |
| Input voltage high level                 | V <sub>IH</sub>           | 0.7 V <sub>DD18</sub>   |       |                       | V    |
| Input pin capacitance (3)                | C <sub>IN</sub>           |                         | 4     |                       | pF   |
| Output voltage low level                 | V <sub>OL1</sub>          |                         |       | 0.55                  | V    |
| Output voltage high level                | V <sub>OH1</sub>          | V <sub>DD18</sub> -0.55 |       |                       | V    |
| Output current @ VOH (4)                 | I <sub>OH</sub>           | -10                     |       |                       | mA   |
| Output current @ VOL <sup>(4)</sup>      | I <sub>OL</sub>           |                         | -     | 10                    | mA   |
| Input leakage current (5)                | IL                        | -1                      |       | 1                     | μΑ   |
| ADC_REF current (6)                      | I <sub>ADC_REF</sub>      |                         | 100   |                       | μΑ   |

- 1. Digital output loads =10 pF
- 2.  $I_{VDD18D(STDBY)}$  with SPI on, without communication and without CLK\_REF input.
- 3. CLCC48 package
- 4. On all output pins
- 5. On all digital input pins
- 6. On ADC\_REF pins

## 4. Matrix

#### 4.1 Useful Area Definition

The useful area is  $1280 \times 1024$  pixels as shown in Figure 4-1.

19 optically shielded reference lines to allow the black level adjustment.

6 dummy illuminated pixels surround the useful area.

Figure 4-1. Area description



## 4.2 CFA (Color Filter Array)

The following CFA types are implemented:

- Monochrome
- RGB Bayer filter

Other types are available on request.

**Table 4-1.** Color of first pixel using the flip functions

|           | roi_flip_h | roi_flip_v | Color      |
|-----------|------------|------------|------------|
| No flip   | 0          | 0          | Blue       |
| Flip H    | 1          | 0          | Green blue |
| Flip V    | 0          | 1          | Green red  |
| Flip H& V | 1          | 1          | Red        |

See < reg\_miscel2> in Section 17.3.4

#### 4.3 Pixels

The matrix is composed of five transistor (5T) pixels. This structure supports either global shutter (GS) mode or electronic rolling shutter (ERS) mode (Section 18.2).

## 4.4 Region Of Interest (ROI)

#### 4.4.1 Flip Functions

Flip functions are available to allow the application to use any type of lens (with or without mirror). The flip functions are controlled by programming the *roi\_flip\_h* and *roi\_flip\_v* bitfields in the <<u>reg\_miscel2</u>> register. See Section 17.3.4. The ROI is applied on the flipped image.

The shielded lines for dark reference are always read first (except in expanded ROI mode selected by the *roi\_expanded* bit in the <<u>reg\_miscel2</u>> register (see Section 17.3.4) when whole lines may be read).

Figure 4-2. Flip effects



#### 4.4.2 ROI Definition

All ROIs are defined in relation to the matrix and useful pixel area (as shown in Figure 4-1). The ROIs are defined before sub-sampling, defect correction and binning.

If a flip effect is used, ROI selection is done after the flip.

#### 4.4.3 Sub-Sampling and Windowing

- The sub-sampling function causes the sensor to read only 8 pixels over the selected factor. For example, a sub-sampling factor of 8 over 16 means that the sub-sampling ratio is 1:2. For color sensors, the algorithm is more complicated due to the Bayer organization. Sub-sampling is programmable with a ratio 1 to 32 in steps of 0.125. Different sub-sampling factors can be defined for horizontal and vertical directions. They are programmable using SPI commands: roiX\_subs\_v and roiX\_subs\_h in <reg\_roiX\*> (where X is the number of the ROI 1, 2, 3 or 4) see Section 17.3.11, 17.3.12, 17.3.13, and 17.3.14 respectively.
- Windowing defines the size and position of the ROI. Windowing is defined in two dimensions: horizontal and vertical. The minimum width of the window is 16 columns and the minimum height is 1 line. The user has to define the height, width and offsets of the ROI through the SPI control bus for each ROI used. (See Section 4.4.4).

Windowing, sub-sampling and then binning are possible on the same image.

Figure 4-3. Combination of windowing, sub-sampling and binning



Figure 4-4. Sub-sampling example



With an 8/30 sub-sampling factor only these pixels (or lines) will be read:

- On the first group of 30 pixels: 1, 4, 8, 12, 16, 19, 23, 27
- On the second group of 30 pixels: 31, 34, 38...
- On the third group of 30 pixels: 61...

Roughly, the sub-sampled image format will be multiplied by 8/30=1/3.75. For more precise calculation of the output image size the following formulas must be used.

#### 4.4.3.1 Calculating the Image Output Size

Image output sizes are determined by the following equations depending on:

- B&W or color version (color\_en in <reg\_miscel2> see Section 17.3.4,
- Sub-sampling factor (*roiN\_subs\_v* and *roiN\_subs\_h* in <<u>reg\_roiN\*</u>> see Section 17.3.11, 17.3.12, 17.3.13, and 17.3.14 respectively),
- Defect correction activation (*roi\_ddc\_en* in <reg\_chain\_cfg> see Section 17.3.7),
- Binning activation (roiN binning en in <reg chain cfg> see Section 17.3.7.

If roiN\_binning\_en = 0 AND color\_en = 0

For ROI 1:

$$ROI\_width = INT \left( \frac{8 \times roi1\_w\_1}{roi1\_subs\_factor + 8} \right) + INT \left( \frac{8 \times roi1\_w\_2}{roi1\_subs\_factor + 8} \right)$$

For ROI 2, 3 and 4:

$$ROI\_width = INT \left( \frac{8 \times roiN\_w}{roiN \text{ subs factor} + 8} \right)$$

If (roiN\_binning\_en = 1 AND color\_en = 0) OR (roiN\_binning\_en = 0 AND color\_en = 1)

For ROI 1:

$$ROI\_width = 2 \times \left[ INT \left( \frac{4 \times roi1\_w\_1}{roi1\_subs\_factor + 8} \right) + INT \left( \frac{4 \times roi1\_w\_2}{roi1\_subs\_factor + 8} \right) \right]$$

For ROI 2, 3 and 4:

$$ROI\_width = 2 \times INT \left( \frac{4 \times roiN\_w}{roiN\_subs\_factor + 8} \right)$$

If roiN\_binning\_en = 1 AND color\_en = 1

For ROI 1:

$$ROI\_width = 4 \times \left[ INT \left( \frac{2 \times roi1\_w\_1}{roi1\_subs\_factor + 8} \right) + INT \left( \frac{2 \times roi1\_w\_2}{roi1\_subs\_factor + 8} \right) \right]$$

For ROI 2, 3 and 4:

$$ROI\_width= 4 \times INT \left( \frac{2 \times roiN\_w}{roiN\_subs\_factor + 8} \right)$$

Then, width\_out is:

$$\rightarrow width\_out = \frac{ROI\_width - 4 \times ddc\_en}{2^{roiN\_binning\_en}}$$

If roiN\_binning\_en = 0 AND color\_en = 0

For ROI 1

$$ROI\_height = INT \left( \frac{8 \times roi1\_h\_1}{roi1\_subs\_factor + 8} \right) + INT \left( \frac{8 \times roi1\_h\_2}{roi1\_subs\_factor + 8} \right)$$

For ROI 2, 3 and 4:

$$ROI\_height = INT \left( \frac{8 \times roiN\_h}{roiN\_subs\_factor + 8} \right)$$

If (roiN\_binning\_en = 1 AND color\_en = 0) OR (roiN\_binning\_en = 0 AND color\_en = 1)

For ROI 1

$$ROI\_height = 2 \times \left[ INT \left( \frac{4 \times roi1\_h\_1}{roi1\_subs\_factor + 8} \right) + INT \left( \frac{4 \times roi1\_h\_2}{roi1\_subs\_factor + 8} \right) \right]$$

For ROI 2, 3 and 4:

$$ROI\_height = 2 \times INT \left( \frac{4 \times roiN\_h}{roiN\_subs\_factor + 8} \right)$$

If roiN\_binning\_en = 1 AND color\_en = 1

For ROI 1:

$$ROI\_height = 4 \times \left[ INT \left( \frac{2 \times roi1\_h\_1}{roi1\_subs\_factor + 8} \right) + INT \left( \frac{2 \times roi1\_h\_2}{roi1\_subs\_factor + 8} \right) \right]$$

For ROI 2, 3 and 4:

$$ROI\_height = 4 \times \left[ INT \left( \frac{2 \times roiN\_h}{roiN\_subs\_factor + 8} \right) \right]$$

Then, *height\_out* is:

$$\rightarrow height\_out = \frac{ROI\_height - 4 \times ddc\_en}{2^{roiN\_binning\_en}}$$

#### Notes:

- INT() takes the integer part of the division result.
- N stands for ROI index (1, 2, 3 or 4).
- If defect correction is active, the minimum ROI size is 5; defect correction must be disabled for smaller ROI size.

#### 4.4.4 Multi-ROI

The multi-ROI offers two different and separate modes:

- MIMR (Multiple Integration Multiple ROI) mode allows the user to define an acquisition cycle comprising 1 to 4 ROI cycle(s) (see *roi\_max\_id* in <reg\_chain\_cfg> in Section 17.3.7).
- SIMR (Single Integration Multiple ROI) mode acts on the first ROI of the multi-ROI cycle only, allows 1, 2 or 4 areas of interest to be acquired within the same integrated image. In SIMR mode, the sensor outputs only the configured zones and concatenates them to form a single image (see Section 4.4.4.2).

Each ROI has its own specific parameters (see Table 4-2) and parameters that are common to all ROIs (see Table 4-3).

 Table 4-2.
 ROI-specific parameters

| Parameter                                             | Description                                                                                             | Register bitfield names                                                                                                     |                                                                                       |                                                                                                           |                                                                                       |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
|                                                       |                                                                                                         | ROI1                                                                                                                        | ROI2                                                                                  | ROI3                                                                                                      | ROI4                                                                                  |
| ROI<br>Configuration                                  | Defines the ROI dimensions and position in the total field of view.                                     | roi1_0l_1 roi1_h_1 roi1_0c_1 roi1_w_1 roi1_0l_2 roi1_h_2 roi1_0c_2 roi1_w_2 in <reg_roi1*>, see Section 17.3.11</reg_roi1*> | roi2_0l_1 roi2_h_1 roi2_0c_1 roi2_w_1 in <reg_roi2*>, see Section 17.3.12</reg_roi2*> | roi3_0l_1<br>roi3_h_1<br>roi3_0c_1<br>roi3_w_1<br>in <reg_roi3*>,<br/>see Section<br/>17.3.13</reg_roi3*> | roi4_0l_1 roi4_h_1 roi4_0c_1 roi4_w_1 in <reg_roi4*>, see Section 17.3.14</reg_roi4*> |
| Integration times                                     | For each ROI two integration times have to be defined, one in number of lines and one in subline times. | roi1_t_int_II roi1_t_int_cIk in <reg_roi1*>, see Section 17.3.11</reg_roi1*>                                                | roi2_t_int_II roi2_t_int_clk in <reg_roi2*>, see Section 17.3.12</reg_roi2*>          | roi3_t_int_ll<br>roi3_t_int_clk<br>in <reg_roi3*>,<br/>see Section<br/>17.3.13</reg_roi3*>                | roi4_t_int_ll roi4_t_int_clk in <reg_roi4*>, see Section 17.3.14</reg_roi4*>          |
| Analog and digital gains                              |                                                                                                         | roi1_ana_gain<br>roi1_dig_gain in<br><reg_roi1*>, see<br/>Section 17.3.11</reg_roi1*>                                       | roi2_ana_gain<br>roi2_dig_gain in<br><reg_roi2*>, see<br/>Section 17.3.12</reg_roi2*> | roi3_ana_gain<br>roi3_dig_gain in<br><reg_roi3*>, see<br/>Section 17.3.13</reg_roi3*>                     | roi4_ana_gain<br>roi4_dig_gain in<br><reg_roi4*>, see<br/>Section 17.3.14</reg_roi4*> |
| Vertical and<br>horizontal<br>sub-sampling<br>factors |                                                                                                         | roi1_subs_v<br>roi1_subs_h<br>in <reg_roi1*>,<br/>see Section<br/>17.3.11</reg_roi1*>                                       | roi2_subs_v<br>roi2_subs_h<br>in <reg_roi2*>,<br/>see Section<br/>17.3.12</reg_roi2*> | roi3_subs_v<br>roi3_subs_h<br>in <reg_roi3*>,<br/>see Section<br/>17.3.13</reg_roi3*>                     | roi4_subs_v<br>roi4_subs_h<br>in <reg_roi4*>,<br/>see Section<br/>17.3.14</reg_roi4*> |

 Table 4-2.
 ROI-specific parameters (Continued)

| Davamatav        | Description                                                                                                                     | Register bitfield names                                                |                                                                        |                                                                            |                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|
| Parameter        | Description                                                                                                                     | ROI1                                                                   | ROI2                                                                   | ROI3                                                                       | ROI4                                                                   |
| Binning          | Binning is performed after the sub-sampling if this is used. Each ROI can have its own binning factor. See Section 9.           | roi1_binning_en in <reg_chain_cfg>, see Section 17.3.7</reg_chain_cfg> | roi2_binning_en in <reg_chain_cfg>, see Section 17.3.7</reg_chain_cfg> | roi3_binning_en in <reg_chain_cfg>, see Section 17.3.7</reg_chain_cfg>     | roi4_binning_en in <reg_chain_cfg>, see Section 17.3.7</reg_chain_cfg> |
| factor           | The binning result may be divided by 1, 2 or 4 to allow either keeping the maximum amount of information or reducing the noise. | binning_div_factor                                                     | , see Section 17.3.7                                                   |                                                                            |                                                                        |
| Repetition count | Each ROI will be repeated several times before reading the next ROI.                                                            | roi1_rep_nb in <reg_roi1*>, see Section 17.3.11</reg_roi1*>            | roi2_rep_nb in <reg_roi2*>, see Section 17.3.12</reg_roi2*>            | roi3_rep_nb<br>in <reg_roi3*>,<br/>see Section<br/>17.3.13</reg_roi3*>     | roi4_rep_nb in <reg_roi4*>, see Section 17.3.14</reg_roi4*>            |
| Wait time        | Wait time after the end of the last ROI repetition (see Figure 4-5 Multi-ROI cycle).                                            | roi1_t_wait_ext in <reg_roi1*>, see Section 17.3.11</reg_roi1*>        | roi2_t_wait_ext in <reg_roi2*>, see Section 17.3.12</reg_roi2*>        | roi3_t_wait_ext<br>in <reg_roi3*>,<br/>see Section<br/>17.3.13</reg_roi3*> | roi4_t_wait_ext in <reg_roi4*>, see Section 17.3.14</reg_roi4*>        |

All the used ROIs use these common parameters:

Table 4-3.ROI common parameters

| Parameter                              | Description                                                                                                   | Register bitfield names                                                                                                                                                          |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Flip configuration                     | (see Figure 4-2: Flip effect)                                                                                 | <pre>roi_flip_h and roi_flip_v in <reg_miscel2>, see Section 17.3.4</reg_miscel2></pre>                                                                                          |
| Readout mode                           |                                                                                                               | roi_readout_mode, see Section 17.3.8                                                                                                                                             |
| Digital color gains (For color sensor) |                                                                                                               | gb_dig_gain; gr_dig_gain; in <reg_dig_gain_gb_gr>, see Section 17.3.16 b_dig_gain; r_dig_gain in <reg_dig_gain_b_r>, see Section 17.3.15</reg_dig_gain_b_r></reg_dig_gain_gb_gr> |
| Wait time at the end of each frame     |                                                                                                               | roi_t_wait, see Section 17.3.10                                                                                                                                                  |
| Line length                            |                                                                                                               | line_length, see Section 17.3.1                                                                                                                                                  |
| Clamp configuration and offsets        | Depends on MIMR, SIMR or High dynamic configuration. See Section 4.4.4.1, Section 4.4.4.2 and Section 4.4.4.3 |                                                                                                                                                                                  |

#### 4.4.4.1 Multiple Integration (MIMR) Mode Configuration

Figure 4-5. Multi-ROI cycle in MIMR mode



#### 4.4.4.2 Single Integration (SIMR) Mode Configuration

Figure 4-6. SIMR parameters



All the ROI 1 registers are described in Section 17.3.11.

- If the ROI\_1\_2 width and ROI\_2\_1 height are null, only ROI\_1\_1 is read. The user has to choose:
  - ROI\_1\_1 horizontal (roi1\_0c\_1) and vertical (roi1\_0l\_1) offsets.
  - ROI\_1\_1 horizontal (roi1\_w\_1) and vertical (roi1\_h\_1) dimensions.
- If the ROI\_1\_2 width is greater than 0 and ROI\_2\_1 height is null, only ROI\_1\_1 and ROI\_1\_2 are read. The user has to choose:
  - ROI\_1\_1 horizontal (*roi1\_0c\_1*) and vertical (*roi1\_0I\_1*) offsets.
  - ROI\_1\_1 horizontal (roi1\_w\_1) and vertical (roi1\_h\_1) dimensions.
  - ROI\_1\_2 horizontal (*roi1\_0c\_2*) offset. (ROI\_1\_2 vertical offset = ROI\_1\_1).
  - Horizontal (roi1\_w\_2) width (ROI\_1\_2 height = ROI\_1\_1).
- If the ROI\_1\_2 width is null and ROI\_2\_1 height is greater than 0, only ROI\_1\_1 and ROI\_2\_1 are read. The user has to choose:
  - ROI\_1\_1 horizontal (*roi1\_0c\_1*) and vertical (*roi1\_0I\_1*) offsets.
  - ROI\_1\_1 horizontal (*roi1\_w\_1*) and vertical (*roi1\_h\_1*) dimensions.
  - ROI\_2\_1 vertical (roi1\_0I\_2) offset. (ROI\_2\_1 horizontal offset = ROI\_1\_1).

- ROI\_2\_1 height (roi1\_h\_2) (ROI\_2\_1 width is the same as ROI\_1\_1).
- If the ROI\_1\_2 width and ROI\_2\_1 height are greater than 0, then 4 ROI\_1\_1, ROI\_2\_1, ROI\_1\_2 and ROI\_2\_2 are read. The user has to choose:
  - ROI\_1\_1 horizontal (*roi1\_0c\_1*) and vertical (*roi1\_0I\_1*) offsets.
  - ROI\_1\_1 horizontal (roi1\_w\_1) and vertical (roi1\_h\_1) dimensions.
  - ROI\_2\_1 ROI\_2\_2 vertical (roi1\_0I\_2) offset and (roi1\_h\_1) height.
  - ROI\_1\_2 horizontal (roi1\_0c\_2) offset and (roi1\_w\_2) width.

**Figure 4-7.** ROI output for the "4 ROI" configuration



When using the defect correction (roi ddc en = 1) there is:

- A 4-column (or 2 if binning function is enabled) black border between ROI\_1\_1 and ROI\_1\_3 and ROI\_1\_2 and ROI\_1\_4.
- A 4-line (or 2 if binning function is enabled) black border between ROI\_1\_1 and ROI\_1\_2 and ROI\_1\_3 and ROI\_1\_4.

#### 4.4.4.3 High Dynamic Range Configuration

A special MIMR configuration using two integration times can be used to provide high dynamic images.

The first integration time image followed by a second integration image are combined without any image loss. For example:

- Image 1 with a short integration time
- Image 2 with N time longer integration time
- A computed image may be calculated by summing image 2 + [image 1 with each of its pixel values multiplied by N]

Note that due to the 60 fps maximum frame rate a true 30 fps output can be achieved.

In this mode only two ROIs are used. They must have the same:

- Position and dimensions.
- Binning
- · Sub-sampling factor
- Repetition factor (1)
- ROI mode (SIMR must not be used)

To prevent motion distortion it is recommended to perform the short integration time first.

Figure 4-8. Dual integration time mode for high dynamic



#### 5. 10-Bit ADC

#### 5.1 Analog Gain

Digital conversion is done by a high speed 10-bit column ADC. All the pixel values of the same line are converted in parallel.

The analog gain is done by a slope adjustment. There are 8 available values. These values are programmable via SPI. Each ROI has its own analog gain:

- roi1\_ana\_gain in <reg\_roi1\*> for ROI 1 (see Section 17.3.11)
- roi2\_ana\_gain in <reg\_roi2\*> for ROI 2 (see Section 17.3.12)
- roi3\_ana\_gain in <reg\_roi3\*> for ROI 3 (see Section 17.3.13)
- roi4\_ana\_gain in <reg\_roi4\*> for ROI 4 (see Section 17.3.14)

Figure 5-1. Column ADC principle and timing diagram





#### 5.2 External Resistor Choice

The ADC gain value is set through an external resistor connected between ADC\_REF\_1 and ADC\_REF\_2 pins. An internal protection against a short circuit between these two pins is included in the design.

$$R_{EXT} = \frac{K}{CLK \ ADC} - 80$$

where  $K = 1.94 \times 10^{12}$ , CLK\_ADC is in Hertz and  $R_{EXT}$  is in Ohms.

With a 114 MHz ADC clock, the resistor value is 16.9 k $\Omega$ .

## 6. Clamp and Offset Adjustment

The purpose of the automatic black level adjustment function (or clamp) is to cancel:

- The offset due to pixel dark current (offset variable with temperature and integration time).
- The analog chain offset (mainly due to comparator offset).

The black level adjustment is active up to 65 °C with 200 ms integration time.

Black level adjustment can be automatic or manual. This is selected by the *clamp\_auto\_en* bit in the <<u>reg\_miscel2</u>> register. See Section 17.3.4

In order to compensate possible differences in dark current generation between masked pixels and useful pixels, the automatic black level correction works as follows:

Figure 6-1. Clamp principle



For each frame acquisition:

- 1. A first measurement is taken on a shielded pixel with a very short integration time (fixed to the minimum possible time) to determine the hardware offset of the acquisition chain (chain\_offset).
- 2. A second measurement is taken to determine the dark signal mean value of a shielded pixel for the configured integration time (shld\_pix\_level).

3. The dark signal of a useful pixel is deduced from these 2 measurements and from the ratio between useful and shielded pixels (V0\_ratio). This ratio is configurable via the **v0\_gain** bit field in the **<reg\_clamp\_cfg>** register. See Section 17.3.18.

Useful dark signal = (shielded pixel level - chain offset) × V0\_ratio + chain offset

A lock mechanism guarantees a constant correction offset as long as the difference between the new correction offset and the current correction is less than a threshold configurable by *clamp\_lock\_th* in <<u>reg\_clamp\_cfg</u>> see Section 17.3.18. This mechanism is necessary to ensure offset stability during a video stream. It can be bypassed using *clamp\_lock\_en* in <<u>reg\_clamp\_cfg</u>>, see Section 17.3.18.

Offset can be adjusted using either *clamp\_add\_offset* (if *clamp\_auto\_en* = '1' in <reg\_miscel2>) or *clamp\_manual\_offset* (if *clamp\_auto\_en* = '0' in <reg\_miscel2>) in <reg\_clamp\_offset>, see Section 17.3.17.

The *flag\_dig\_cor* flag in the <fb\_status> register indicates if a digital correction is needed or not, see Section 17.3.23.

If the analog correction allowed by <max\_offset> is saturated, a digital correction can be activated by setting <dig\_cor\_en>.

If <dig\_cor\_en> = 1 and analog offset is saturated, then the maximum data output level will be limited.

Digital and analog offsets are output in two feedback bitfields **fb\_ana\_offset** and **fb\_dig\_offset** in **<fb\_clamp>**, see Section 17.3.22.

Figure 6-2. Clamp algorithm



## 7. Digital Gain

This block applies one global gain followed by four digital gains (for the Bayer or WRGB CFA structures) configurable by 8-bit SPI registers.

In B&W products, only the global gain is used.

To allow good precision with low gains the 8-bits for programming the digital gain are used as follows:

- The 2 MSB are used for precision P
- The 6 LSB are used to control the gain G (from 0 to 63)
- The ROIX digital gains (*roiX\_dig\_gain*) follow this rule:

$$Gain = 2^{P} \times \left(1 + \frac{G}{64}\right)$$

- For P=0 Gain varies from 1 to 1.98 in steps of 0.015
- For P=1 Gain varies from 2 to 3.97 in steps of 0.031
- For P=2 Gain varies from 4 to 7.94 in steps of 0.062
- For P=3 Gain varies from 8 to 15.88 in steps of 0.125

In color products, the four digital gains can be used to balance the four color channels (blue, green blue, green red and red):

- The 2 MSB are used for precision P
- The 6 LSB are used to control the gain G (from 0 to 63)
- The four digital color gains (gb\_dig\_gain; gr\_dig\_gain; b\_dig\_gain; r\_dig\_gain) follow this rule:

$$Gain = 2^{P-2} \times \left(1 + \frac{G}{64}\right)$$

- For P=0 Gain varies from 0.25 to 0.5 in steps of 0.004
- For P=1 Gain varies from 0.5 to 0.99 in steps of 0.008
- For P=2 Gain varies from 1 to 1.98 in steps of 0.016
- For P=3 Gain varies from 2 to 3.97 in steps of 0.0.31

#### 8. Defective Pixel Correction

A multidirectional 3x3 median filter (with maximal weighting) is implemented and can be enabled by programming *roi\_ddc\_en* in < reg\_chain\_cfg >. See Section 17.3.7.

This filter is compatible with B&W and color products (Bayer or WRGB). All pixels of the ROI are corrected; this correction deletes 2 pixels all around the input picture so the ROI output is reduced by 2 pixels in each line and column. See Section 4.4.3.

## 9. Binning

Two binning 2x2 modes are implemented:

Figure 9-1. B&W binning (color\_en=0)



Figure 9-2. Color binning (color\_en=1)



$$P_{bin} = \frac{1}{k} \sum_{i=1}^{4} P_i$$

The k parameter, see **binning\_div\_factor**, allows dividing the sum by 1, 2 or 4.

$$X_{bin} = \frac{1}{k} \sum_{i=1}^{4} X_i$$

With X = B, Gb, Gr or R.

The k parameter, see *binning\_div\_factor*, allows dividing the sum by 1, 2 or 4.

The binning respects the Bayer pattern to add only the same color pixels.

When  $k=4 \rightarrow$  Average by  $4 \rightarrow$  Saturation remains the same and noise on the image is reduced by a factor 2.

When k=2 or 1, the sum is clipped at the value 1023.

The dimensions of the binning output image are half the input image dimensions.

## 10. Histograms

Four histograms can be computed (for color sensors):

- The first one with green blue pixels
- The second one with red pixels
- The third one with blue pixels
- The fourth one with green red pixels

To enable histogram calculation program *roi\_histo\_en* in < reg\_chain\_cfg>, see Section 17.3.7.

The number of categories is selectable: 8, 16, 32 or 64 using *hist\_bin\_nb* in <reg\_chain\_cfg>. See Section 17.3.7.

The histograms are output (see Figure 12-1 on page 27) with the number of bright pixels first.

Each category is coded on 16 bits and output on the 8 MSB of two successive pixels.

The 4 histograms are output serially without any delimiter.

The number of saturated pixels at zero and at 1023 are calculated and provided to the application in the footer. See Section 12.

Figure 10-1. Histogram outputs



## 11. 10 to 8-Bit Compression

To allow the use of 8-bit output, the amplitude range is redefined with 256 levels.

8 data bits are output on the 8 MSB.

The transfer function is defined as follows:

- The user has to choose the knee point KN by programming range\_coeff in <reg\_miscel1>.
- The output value on 8 bits follows these rules:

For 
$$0 \le IN < K_N$$

OUT = IN

For  $K_N \le IN < 8 \bullet \left(128 - \frac{3}{4}K_N\right)$ 

OUT =  $\frac{IN}{4} + \frac{3}{4}K_N$ 

For  $8 \bullet \left(128 - \frac{3}{4}K_N\right) \le IN < 1024$ 

OUT =  $\frac{IN}{8} + 128$ 

Figure 11-1. 10 to 8 bit compression



To enable this function use range\_en in <reg\_chain\_cfg> see Section 17.3.7.

Using a knee point at 0 will only output the 8 MSB of 10-bit values to the 8 MSB of the output without any compression.

#### 12. Context

This block inserts in the data stream the configuration of the sensor used for the current image.

Insertion image context is under SPI control. See *roi\_context\_out\_en* in <*reg\_chain\_cfg>* in Section 17.3.7.

Each image has its own header and footer.

The context data may be output with or without a histogram output.

Context data are output on the first line and on the last line inside the FEN signal. The context is output as extra lines. If the stream is too long for the LEN (due to a small ROI) the output of the stream is not cut by the change of LEN state. This means that even for the context output the LEN duration is the same for the whole image comprising context and histograms.

Depending on *mask\_idle\_data* in <<u>reg\_miscel2</u>> if the useful line length is too short, data may be truncated.

The data are output on the 8 MSB of the video output (the 2 LSB are left at 00).

Figure 12-1 shows the location of the header and histogram data in the final frame structure:

Figure 12-1. Header and histogram



Table 12-1. Header content

| Word count | Name                          | Description                   |
|------------|-------------------------------|-------------------------------|
| 0          | "000000" & roi_id             | ROI id                        |
| 1          | roi_nb                        | ROI number                    |
| 2          | "00000" & read_roi_0c_1[10:8] | Address of first column (MSB) |
| 3          | read_roi_0c_1[7:0]            | Address of first column (LSB) |

Table 12-1. Header content (Continued)

| Word count | Name                          | Description                                                           |
|------------|-------------------------------|-----------------------------------------------------------------------|
| 4          | "00000" & read_roi_0l_1[10:8] | Address of first line (MSB)                                           |
| 5          | read_roi_0l_1[7:0]            | Address of first line (LSB)                                           |
| 6          | "00000" & roi_width[10:8]     | ROI width (MSB)                                                       |
| 7          | roi_width[7:0]                | ROI width (LSB)                                                       |
| 8          | "00000" & roi_height[10:8]    | ROI Height (MSB)                                                      |
| 9          | roi_height[7:0]               | ROI Height (LSB)                                                      |
| 10         | t_int_ll[15:8]                | Main ROI integration time in line (MSB)                               |
| 11         | t_int_ll[7:0]                 | Main ROI integration time in line (LSB)                               |
| 12         | "00" & t_int_clk[13:8]        | MSB of extra ROI integration time in CLK_CTRL × t_int_clk_mult_factor |
| 13         | t_int_clk[7:0]                | LSB of extra ROI integration time in CLK_CTRL × t_int_clk_mult_factor |
| 14         | analog_gain                   | ROI analog gain                                                       |
| 15         | dig_gain_glob                 | ROI Global digital gain                                               |
| 16         | dig_gain_b                    | Blue digital gain                                                     |
| 17         | dig_gain_gb                   | Green blue digital gain                                               |
| 18         | dig_gain_gr                   | Green red digital gain                                                |
| 19         | dig_gain_r                    | Red digital gain                                                      |
| 20         | fb_ana_offset                 | Analog offset                                                         |
| 21         | fb_dig_offset                 | Digital offset                                                        |
|            | '0'                           |                                                                       |
|            | fb_flag_dir_cor               |                                                                       |
|            | fb_error_time_overflow        |                                                                       |
| 22         | fb_error_corrupted_video      |                                                                       |
| 22         | fb_error_ll_vs_xfer           |                                                                       |
|            | fb_error_ll_vs_conv           |                                                                       |
|            | fb_error_t_int_big            |                                                                       |
|            | fb_error_t_int_small          |                                                                       |
| 23         | t_frame_period_actual[15:8]   | Frame period (MSB)                                                    |
| 24         | t_frame_period_actual [7:0]   | Frame period (LSB)                                                    |
|            | "000"                         | Line is filled with extra 00                                          |

Table 12-2. Footer content

| Word count | Name                     | Description                                 |
|------------|--------------------------|---------------------------------------------|
|            | '0'                      |                                             |
|            | fb_flag_dir_cor          |                                             |
|            | fb_error_time_overflow   |                                             |
| 0          | fb_error_corrupted_video | Con concer status feedback Costion 17.2.22  |
| 0          | fb_error_II_vs_xfer      | See sensor status feedback Section 17.3.23. |
|            | fb_error_II_vs_conv      |                                             |
|            | fb_error_t_int_big       |                                             |
|            | fb_error_t_int_small     |                                             |
| 1          | low_sat_nb[15:8]         | Number of pixels at 0 value (MSB)           |
| 2          | low_sat_nb[7:0]          | Number of pixels at 0 value (LSB)           |
| 3          | high_sat_nb[15:8]        | Number of pixels at 1023 value (MSB)        |
| 4          | high_sat_nb[7:0]         | Number of pixels at 1023 value (LSB)        |
|            | "000"                    | Line is filled with extra 00                |

## 13. Mux Out

This block multiplexes the different signals to the output: video, context and histograms.

## 14. Timing Generator and Power Management

Under SPI control, the timing generator provides the necessary timing to the sensor. It manages the different read modes depending on the global states programmed by the application. It times the reading of the matrix to follow the ROI, binning and sub-sampling functions.

### 15. Clock Generator

The application has to provide 1 or 2 clocks to the sensor:

- The reference clock (CLK\_REF).
- A second stable clock (CLK\_FIX) if the application needs to dither CLK\_REF to improve EMC performance.

Two other clocks are available in the sensor:

- CLK\_OSC which is generated by an internal oscillator.
- CLK\_PLL which is output by the PLL with CLK\_REF as the reference clock.

These four clocks are the sensor input clocks.

Figure 15-1. Clock management



The sensor needs three different clocks for three separate domains (See Figure 2-1: Block Diagram):

- One for the ADC (CLK\_ADC).
- One for the timing control (CLK\_CTRL).
- One for the digital chain (CLK\_CHAIN).

Figure 15-2. Clock domains



#### Notes:

CLK\_ADC and CLK\_CTRL must be stable. Clock dithering is not allowed except for CLK CHAIN which may be dithered for EMC reasons if needed.

Pixel timing duration is given in Section 19.5.

A to D conversion and data output durations are computed in Section 19.4.

#### 15.1 PLL

A Phase-Locked Loop block (PLL) is embedded to provide an output frequency (CLK\_PLL) from a reference frequency (CLK\_REF). The PLL supports a dithered CLK\_REF. (See Figure 15-1: Clock management).

If the PLL is not used, the block is in power down mode.

#### 15.1.1 Register used

*pll\_od*, *pll\_n* and *pll\_fb* in <Reg\_pll\_cfg> see Section 17.3.6.

The PLL output frequency CLK\_PLL is given by the equation:

$$CLK\_PLL = \frac{M}{N \times P} \times CLK\_REF$$

With:

$$4 < M = 2x(pII_fb + 1) < 512,$$

$$2 < N = 2x(pll n + 1) < 20$$

$$P (pll_od) = \{1,2,4\},\$$

5 MHz < CLK\_REF < 50 MHz.

PFD: Phase-Frequency Detector VCO: Voltage Controlled Oscillator  $f_{vco}$ CLK\_REF CLK\_PLL **PFD VCO** 1/P 1/N  $f_{\text{LOOP}}$ 1/M 2 5 8  $N = 2x(pll_n+1)$  $M = 2x(pll_fb+1)$  $P = f(pll_od)$ 

Figure 15-3. PLL block diagram

#### **Limits and Conditions** 15.1.2

The following conditions and limits must be respected to allow the PLL to operate efficiently:

- 325 MHz  $< f_{VCO} = CLK_PLL \times P < 480 MHz$
- 2.5 MHz < f<sub>LOOP</sub>
- 81.25 MHz < CLK PLL < 120 MHz

#### 15.1.3 **PLL Factor Calculations**

For a given input frequency (CLK\_REF) and the desired output frequency (CLK\_PLL), follow these steps to calculate the M, N and P parameters.

- 1. Calculation of P:
  - If CLK\_PLL < 176 MHz,

→ P = 4

- If 175 MHz < CLK\_PLL < 351 MHz, → P = 2
- If CLK\_PLL > 350 MHz,
- → P = 1

2. Calculation of N:

$$N = IntegerPart \left( \frac{CLK\_REF}{5} \right)$$

#### 3. Calculation of M:

$$M = 2 \times RoundedUp \left( \frac{N \times CLK\_PLL \times P}{2 \times CLK\_REF} \right)$$

#### 4. Calculation of the real CLK\_PLL:

The above formulas can be used to calculate the PLL output frequency (CLK\_PLL).

The following table gives the some frequency calculation examples showing the P,N and M parameter settings used to obtain a 114 MHz system frequency with different input reference frequencies. The VCO frequency is 456 MHz.

Table 15-1. Example of PLL parameter settings to obtain 114 MHz CLK\_PLL output frequency

| Devemeter cettings | CLK_REF input frequency |        |        |  |  |
|--------------------|-------------------------|--------|--------|--|--|
| Parameter settings | 12 MHz                  | 24 MHz | 48 MHz |  |  |
| Р                  | 4                       | 4      | 4      |  |  |
| pll_od             | h03                     | h03    | h03    |  |  |
| N                  | 4                       | 8      | 18     |  |  |
| pll_n              | h01                     | h03    | h08    |  |  |
| М                  | 152                     | 152    | 172    |  |  |
| pll_fb             | h4B                     | h4B    | h55    |  |  |

#### 15.2 Internal Oscillator

The internal oscillator has to be calibrated by the application. During the calibration procedure the sensor counts the number of CLK\_OSC cycles during the calibration reference period *calib\_count\_ref*. The length of *calib\_count\_ref* is defined by the user as a number of CLK\_REF cycles. The number of CLK\_OSC cycles can be read in the *fb\_calib\_count\_osc* register when the *flag\_reg\_calib\_count\_ref* flag goes back to low level.

If needed the oscillator frequency can be adjusted using *prg\_osc\_freq\_adjust* in <reg\_prg\_osc> see Section 17.3.19.

<freq\_half> may be used to divide the internal oscillator frequency by 2.

The internal oscillator frequency can be computed using the formula below, where R<sub>EXT</sub> is the ADC\_REF external resistor:

Figure 15-4. Oscillator calibration



## 15.3 Nominal Clock Configurations

CLK\_OSC is used for A to D conversion (CLK\_ADC) and pixel timing (CLK\_CTRL) with a DIV\_CTRL = 2 CLK\_PLL is used for the digital chain (CLK\_CHAIN).

The typical clock configuration is as follows:

```
clk_on_adc_domain = h2 in <reg_clk_cfg> see Section 17.3.5

clk_on_ctrl_domain = h1 in <reg_clk_cfg> see Section 17.3.5

clk_on_chain_domain = h3 in <reg_clk_cfg> see Section 17.3.5

div_clk_chain = h2 in <reg_clk_cfg> see Section 17.3.5
```

With this configuration a dithered clock can be used as CLK\_REF for the PLL.

To allow the maximum frame rate, CLK\_OSC must be above 114 MHz.

#### 16. Test Pattern Generator

A test pattern allows the signal processing to be checked. It generates repeated slope from 0 to 1023 with a 1 LSB step.

The timing and image size used in this mode uses the ROI and timing configuration.

The block generates 3 different patterns.

## 16.1 Moving Test Pattern

pattern\_type = 01

In this mode, the test pattern changes from line to line and from frame to frame.

Figure 16-1 gives examples for a ROI ( $52 \times 188$  pixels). If the ROI width or height is larger than 1024 the test pattern counter will create additional ramp pulses in both directions.

Figure 16-1. Moving test pattern



#### 16.2 Fixed Test Pattern

pattern\_type = 10

Figure 16-2 shows this pattern, using the same resolution as the previous example. The test pattern ramp generator will always have the same starting point at 0, at the first pixel of the first line.

Figure 16-2. Fixed test pattern example



#### 16.3 Functional Test Pattern

pattern\_type = 11

This test pattern allows all output values to occur in the smallest possible image. The test pattern counter counts only during active FEN and LEN. The first pixel of the first line is at 0.

Figure 16-3 gives an example of a  $16 \times 16$  image.

Figure 16-3. Functional test pattern



#### 17. SPI

The SPI communication interface allows the sensor to be controlled by an external device (SPI mode 0). Most built-in functions are configurable via SPI registers. We can distinguish 6 types of registers:

- Dynamic registers (D) are read/write registers. They are refreshed only one time per frame at the beginning of the readout or on matrix reset, depending on the selected readout mode. A lock mechanism allows the refresh to be disabled. This is useful for ensuring that several register changes are taken into account in the same frame.
- Mailbox registers (MBX) are read/write registers. They are used to send abort requests or read calibration status information.
- Reset registers (RST) are read/write registers. They are used to perform a soft reset of the device.
- Static registers (S) are read/write registers. Any change in their value is taken into account immediately.
- Restricted static registers (RS) are like static registers but they must be modified only in STANDBY or IDLE state. Any change in their value during an acquisition sequence may have an unpredictable effect
- Feedback registers (F) are read only registers. They are used to report the current state of the sensor.

### 17.1 Register Summary Tables

Table 17-1. 8-bit registers

| Addr<br>(hex) | Register Name  | Туре | Width | Bit | Content                      | Reference section |                 |
|---------------|----------------|------|-------|-----|------------------------------|-------------------|-----------------|
| 0000          | reg0           | rs   | 8     | 7:0 | Burst mode                   | Section<br>17.2.1 | Section<br>17.4 |
| 0001          | reg_soft_reset | rst  | 8     | 7:0 | Soft reset global command    | Section<br>17.2.2 |                 |
| 0002          | calib_mbx      | mbx  | 1     | 0   | flag_reg_calib_count_<br>ref | Section<br>17.2.3 |                 |
| 0003          | abort_mbx      | mbx  | 1     | 0   | flag_abort_mbx               | Section<br>17.2.4 |                 |

Table 17-2. 16-bit registers

| Addr<br>(hex) | Register Name           | Туре | Width | Bit   | Content         | Reference section |                 |
|---------------|-------------------------|------|-------|-------|-----------------|-------------------|-----------------|
|               |                         |      | 4     | 15:12 | extra_line_nb   |                   |                 |
| 0004          | 0004 reg_line_cfg       | rs   | 1     | 11    | Reserved        | Section<br>17.3.1 |                 |
|               |                         |      | 11    | 10:0  | line_length     |                   |                 |
| 0005          | 0005 reg_flash_delay rs | rs   | 8     | 15:8  | t_flash_del_off | Section<br>17.3.2 | Section<br>19.6 |
|               |                         |      | 8     | 7 :0  | t_flash_del_on  |                   |                 |

 Table 17-2.
 16-bit registers (Continued)

| Addr<br>(hex) | Register Name | Туре | Width | Bit   | Content             | Reference section |                  |
|---------------|---------------|------|-------|-------|---------------------|-------------------|------------------|
|               |               |      | 8     | 15:8  | max_offset          |                   |                  |
| 0006          | reg_miscel1   | rs   | 8     | 7:0   | range_coeff         |                   | Section 11.      |
|               |               |      | 1     | 15    | black_sun_en        |                   |                  |
|               |               |      | 1     | 14    | sync_flo_inv        |                   | Section<br>19.6  |
|               |               |      | 1     | 13    | sync_len_inv        |                   |                  |
|               |               |      | 1     | 12    | sync_fen_inv        |                   |                  |
|               |               |      | 1     | 11    | mask_idle_data      |                   |                  |
|               |               |      | 1     | 10    | color_en            |                   |                  |
| 0007          | reg_miscel2   | rs   | 1     | 9     | clamp_auto_en       | Section<br>17.3.4 | Section 6.       |
|               |               |      | 1     | 8     | roi_expanded        |                   |                  |
|               |               |      | 1     | 7     | roi_flip_h          |                   | Section<br>4.4.1 |
|               |               |      | 1     | 6     | roi_flip_v          |                   |                  |
|               |               |      | 2     | 5:4   | pattern_type        |                   | Section<br>16.   |
|               |               |      | 4     | 3:0   | vlr_ph_ctrl         |                   |                  |
|               |               |      | 1     | 15    | clk_chain_low_pwr   |                   |                  |
|               |               |      | 1     | 14    | clk_out_inv         |                   |                  |
|               |               |      | 1     | 13    | freq_half           |                   |                  |
| 0008          | roa alle ofa  | **   | 1     | 12    | clk _on_ctrl_domain | Section           |                  |
| 0008          | reg_clk_cfg   | rs   | 2     | 11:10 | clk_on_adc_domain   | 17.3.5            |                  |
|               |               |      | 2     | 9:8   | clk_on_chain_domain |                   | Section 15.      |
|               |               |      | 4     | 7:4   | div_clk_ctrl        |                   |                  |
|               |               |      | 4     | 3:0   | div_clk_chain       |                   |                  |
|               |               |      | 2     | 14:13 | pll_od              |                   |                  |
| 0009          | reg_pll_cfg   | rs   | 5     | 12:8  | pll_n               | Section<br>17.3.6 | Section<br>15.1  |
|               |               |      | 8     | 7:0   | pll_fb              | 17.3.0            |                  |

 Table 17-2.
 16-bit registers (Continued)

| Addr<br>(hex) | Register Name      | Туре | Width | Bit   | Content               | Reference section  |                   |
|---------------|--------------------|------|-------|-------|-----------------------|--------------------|-------------------|
|               |                    |      | 2     | 15:14 | t_int_clk_mult_factor |                    |                   |
|               |                    |      | 2     | 13:12 | roi_max_id            |                    | Section<br>4.4.4  |
|               |                    |      | 2     | 11:10 | hist_bin_nb           |                    | Section 10.       |
|               |                    |      | 2     | 9:8   | binning_div_factor    |                    | Section 9.        |
|               |                    |      | 1     | 7     | roi_context_out_en    | Castian            | Section<br>12.    |
| 000A          | reg_chain_cfg      | d    | 1     | 6     | roi_histo_en          | Section 17.3.7     |                   |
|               |                    |      | 1     | 5     | roi_ddc_en            |                    | Section<br>8.     |
|               |                    |      | 1     | 4     | range_en              |                    | Section 11.       |
|               |                    |      | 1     | 3     | roi4_binning_en       | -                  | Section           |
|               |                    |      | 1     | 2     | roi3_binning_en       |                    |                   |
|               |                    |      | 1     | 1     | roi2_binning_en       |                    | 4.4.3             |
|               |                    |      | 1     | 0     | roi1_binning_en       |                    |                   |
|               |                    |      | 1     | 13    | dum_stdby_en          | Section            |                   |
|               |                    |      | 1     | 12    | dum_pwrup_en          |                    |                   |
|               |                    |      | 1     | 11    | dum_img_out_en        |                    |                   |
|               |                    |      | 1     | 10    | lock_dyn_reg          |                    |                   |
|               |                    |      | 1     | 9     | trig_pad_inv          |                    |                   |
|               |                    |      | 1     | 8     | trig_pad_sel          |                    |                   |
| 000B          | reg_ctrl_cfg       |      | 2     | 7:6   | roi_flash_mode        |                    | Section<br>19.6   |
| 000D          | reg_on_org         | rs   | 2     | 5:4   | roi_readout_mode      | 17.3.8             | Section<br>18.2   |
|               |                    |      | 1     | 3     | roi_video_en          |                    | Section<br>18.2.5 |
|               |                    |      | 1     | 2     | roi_overlap_en        | _                  | Section<br>18.2   |
|               |                    |      | 1     | 1     | trig_rqst             |                    |                   |
|               |                    |      | 1     | 0     | stdby_rqst            |                    | Section<br>18.1.2 |
| 000C          | reg_t_frame_period | d    | 16    | 15:0  | t_frame_period        | Section<br>17.3.9  |                   |
| 000D          | reg_t_wait         | d    | 16    | 15:0  | t_wait                | Section<br>17.3.10 |                   |

 Table 17-2.
 16-bit registers (Continued)

| Addr<br>(hex) | Register Name               | Туре | Width | Bit  | Content         |             | ence<br>tion |  |
|---------------|-----------------------------|------|-------|------|-----------------|-------------|--------------|--|
| 000E          | reg_roi1_t_int_ll           | d    | 16    | 15:0 | roi1_t_int_ll   |             |              |  |
| 0005          | T was roid ron ab t int all |      | 4     | 8    | 15:8            | roi1_rep_nb |              |  |
| 000F          | reg_roi1_rep_nb_t_int_clk   | d    | 8     | 7:0  | roi1_t_int_clk  |             |              |  |
| 0010          | reg_roi1_t_wait_ext         | d    | 11    | 10:0 | roi1_t_wait_ext |             |              |  |
| 0011          | rea reit agin               | ٨    | 3     | 10:8 | roi1_ana_gain   |             |              |  |
| 0011          | reg_roi1_gain               | d    | 8     | 7:0  | roi1_dig_gain   |             |              |  |
| 0012          | reg_roi1_0l_1               | d    | 11    | 10:0 | roi1_0l_1       |             | Section      |  |
| 0013          | reg_roi1_h_1                | d    | 11    | 10:0 | roi1_h_1        | Section     | 4.4.4        |  |
| 0014          | reg_roi1_0c_1               | d    | 11    | 10:0 | roi1_0c_1       | 17.3.11     |              |  |
| 0015          | reg_roi1_w_1                | d    | 11    | 10:0 | roi1_w_1        |             |              |  |
| 0016          | reg_roi1_0l_2               | d    | 11    | 10:0 | roi1_0l_2       |             |              |  |
| 0017          | reg_roi1_h_2                | d    | 11    | 10:0 | roi1_h_2        | -           |              |  |
| 0018          | reg_roi1_0c_2               | d    | 11    | 10:0 | roi1_0c_2       |             |              |  |
| 0019          | reg_roi1_w_2                | d    | 11    | 10:0 | roi1_w_2        |             |              |  |
| 001A          | reg_roi1_subs               | d    | 8     | 15:8 | roi1_subs_v     |             | Section      |  |
| 001A          | reg_tort_subs               |      | 8     | 7:0  | roi1_subs_h     |             | 4.4.3        |  |
| 001B          | reg_roi2_t_int_ll           | d    | 16    | 15:0 | roi2_t_int_ll   |             |              |  |
| 001C          | reg_roi2_rep_nb_t_int_clk   | ٨    | 8     | 15:8 | roi2_rep_nb     |             |              |  |
| 0010          | reg_roiz_rep_rib_t_irit_cik | d    | 8     | 7:0  | roi2_t_int_clk  |             |              |  |
| 001D          | reg_roi2_t_wait_ext         | d    | 11    | 10:0 | roi2_t_wait_ext |             |              |  |
| 0015          | rog roi0 goin               | ٨    | 3     | 10:8 | roi2_ana_gain   |             | Section      |  |
| 001E          | reg_roi2_gain               | d    | 8     | 7:0  | roi2_dig_gain   | Section     | 4.4.4        |  |
| 001F          | reg_roi2_0l_1               | d    | 11    | 10:0 | roi2_0l_1       | 17.3.12     |              |  |
| 0020          | reg_roi2_h_1                | d    | 11    | 10:0 | roi2_h_1        |             |              |  |
| 0021          | reg_roi2_0c_1               | d    | 11    | 10:0 | roi2_0c_1       |             |              |  |
| 0022          | reg_roi2_w_1                | d    | 11    | 10:0 | roi2_w_1        |             |              |  |
| 0000          | rog roiO ouh-               | دا م | 8     | 15:8 | roi2_subs_v     |             | Section      |  |
| 0023          | reg_roi2_subs               | d    | 8     | 7:0  | roi2_subs_h     |             | 4.4.3        |  |

 Table 17-2.
 16-bit registers (Continued)

| Addr<br>(hex) | Register Name             | Туре            | Width | Bit   | Content             | Reference section  |                  |
|---------------|---------------------------|-----------------|-------|-------|---------------------|--------------------|------------------|
| 0024          | reg_roi3_t_int_ll         | d               | 16    | 15:0  | roi3_t_int_ll       |                    |                  |
| 0005          | rag rai0 ran nh t int all | ٨               | 8     | 15:8  | roi3_rep_nb         |                    |                  |
| 0025          | reg_roi3_rep_nb_t_int_clk | d               | 8     | 7:0   | roi3_t_int_clk      |                    |                  |
| 0026          | reg_roi3_t_wait_ext       | d               | 11    | 10:0  | roi3_t_wait_ext     |                    |                  |
| 0007          | was waith stairs          |                 | 3     | 10:8  | roi3_ana_gain       |                    | Section          |
| 0027          | reg_roi3_gain             | d               | 8     | 7:0   | roi3_dig_gain       | Section<br>17.3.13 | 4.4.4            |
| 0028          | reg_roi3_0l_1             | d               | 11    | 10:0  | roi3_0l_1           |                    |                  |
| 0029          | reg_roi3_h_1              | d               | 11    | 10:0  | roi3_h_1            |                    |                  |
| 002A          | reg_roi3_0c_1             | d               | 11    | 10:0  | roi3_0c_1           |                    |                  |
| 002B          | reg_roi3_w_1              | d               | 11    | 10:0  | roi3_w_1            |                    |                  |
| 0000          |                           | -1              | 8     | 15:8  | roi3_subs_v         |                    | Section          |
| 002C          | reg_roi3_subs             | d               | 8     | 7:0   | roi3_subs_h         |                    | 4.4.3            |
| 002D          | reg_roi4_t_int_ll         | d               | 16    | 15:0  | roi4_t_int_ll       |                    |                  |
| 0005          |                           | -1              | 8     | 15:8  | roi4_rep_nb         | Section            |                  |
| 002E          | reg_roi4_rep_nb_t_int_clk | d               | 8     | 7:0   | roi4_t_int_clk      |                    | Section<br>4.4.4 |
| 002F          | reg_roi4_t_wait_ext       | d               | 11    | 10:0  | roi4_t_wait_ext     |                    |                  |
| 0000          |                           | -1              | 3     | 10:8  | roi4_ana_gain       |                    |                  |
| 0030          | reg_roi4_gain             | reg_roi4_gain d | 8     | 7:0   | roi4_dig_gain       |                    |                  |
| 0031          | reg_roi4_0l_1             | d               | 11    | 10:0  | roi4_0l_1           | 17.3.14            |                  |
| 0032          | reg_roi4_h_1              | d               | 11    | 10:0  | roi4_h_1            |                    |                  |
| 0033          | reg_roi4_0c_1             | d               | 11    | 10:0  | roi4_0c_1           |                    |                  |
| 0034          | reg_roi4_w_1              | d               | 11    | 10:0  | roi4_w_1            |                    |                  |
| 0005          |                           | -1              | 8     | 15:8  | roi4_subs_v         |                    | Section          |
| 0035          | reg_roi4_subs             | d               | 8     | 7:0   | roi4_subs_h         |                    | 4.4.3            |
| 0026          | roa dia asia ab ar        | ۵               | 8     | 15:8  | gb_dig_gain         | Section            |                  |
| 0036          | reg_dig_gain_gb_gr        | d               | 8     | 7:0   | gr_dig_gain         | 17.3.15            |                  |
| 0007          | and the sector to the     | -1              | 8     | 15:8  | b_dig_gain          | Section            | 9                |
| 0037          | reg_dig_gain_b_r          | d               | 8     | 7:0   | r_dig_gain          | 17.3.16            |                  |
| 0030          | roa olomo offost          | 4               | 8     | 15:8  | clamp_add_offset    | Section            |                  |
| 0038          | reg_clamp_offset          | d               | 8     | 7:0   | clamp_manual_offset | 17.3.17            |                  |
|               |                           |                 | 3     | 14:12 | init_line_nb        |                    |                  |
|               |                           |                 | 4     | 11:8  | clamp_lock_th       |                    |                  |
| 0039          | reg_clamp_cfg             | rs              | 1     | 7     | clamp_lock_en       | Section 17.3.18    |                  |
|               |                           |                 | 1     | 6     | dig_cor_en          |                    |                  |
|               |                           |                 | 6     | 5:0   | v0_gain             |                    |                  |

 Table 17-2.
 16-bit registers (Continued)

| Addr<br>(hex)   | Register Name       | Туре | Width | Bit  | Content               | Reference section  |
|-----------------|---------------------|------|-------|------|-----------------------|--------------------|
|                 |                     |      | 7     | 15:9 | prg_osc_vsat_adjust   |                    |
| 003A            | reg_prg_osc         | rs   | 2     | 8:7  | prg_osc_vsat_select   | Section 17.3.19    |
|                 |                     |      | 7     | 6:0  | prg_osc_freq_adjust   | 17.0.10            |
| 003B            | reg_calib_count_ref | rs   | 16    | 15:0 | calib_count_ref       | Section<br>17.3.20 |
| 003C            | fb_calib_osc_count  | f    | 16    | 15:0 | fb_calib_count_osc    | Section<br>17.3.21 |
| 003D            | fb_clamp f          | f    | 8     | 15:8 | fb_ana_offset         | Section<br>17.3.22 |
|                 | ·                   |      | 8     | 7:0  | fb_dig_offset         |                    |
|                 |                     |      | 1     | 8    | flag_dig_cor          |                    |
|                 |                     |      | 2     | 7:6  | fb_state_main_global  |                    |
|                 |                     |      | 1     | 5    | error_time_overflow   |                    |
| 003E            | fb_status           |      | 1     | 4    | error_corrupted_video | Section            |
| 003E            | ib_status           | f    | 1     | 3    | error_ll_vs_xfer      | 17.3.23            |
|                 |                     |      | 1     | 2    | error_ll_vs_conv      |                    |
|                 |                     |      | 1     | 1    | error_t_int_big       |                    |
|                 |                     |      | 1     | 0    | error_t_int_small     |                    |
| 003F to<br>0048 | reserved            |      |       |      |                       |                    |
| 0049            | nivtime road width  | ro   | 8     | 15:8 | pixtime_read_5t_width | Section            |
| 0049            | pixtime_read_width  | rs   | 8     | 7:0  | pixtime_read_4t_width | 17.3.24            |

# 17.2 8-Bit Register Descriptions

## 17.2.1 Register 0

| Name                   | reg0 |
|------------------------|------|
| Address                | h00  |
| Type Restricted static |      |
| Default                | h00  |

| Default Value | Bitfield name | Description                                             |  |  |
|---------------|---------------|---------------------------------------------------------|--|--|
| 0000 0000     | rag0_0[7:0]   | Master clock divider:  0→ Normal mode active (no burst) |  |  |
| 0000 0000     | reg0_0[7:0]   | 1→ Burst mode active (no burst)                         |  |  |

## 17.2.2 Soft Reset Register

| Name    | reg_soft_reset |
|---------|----------------|
| Address | h01            |
| Туре    | Reset          |
| Default | h00            |

| Default Value | Bitfield name   | Description                                                                               |
|---------------|-----------------|-------------------------------------------------------------------------------------------|
| 0000 0000     | soft_reset[7:0] | Soft reset Writing in SPI address h01 resets the whole chip, except the SPI state machine |

### 17.2.3 Calibration Mailbox

| Name    | calib_mbx |  |  |  |
|---------|-----------|--|--|--|
| Address | h02       |  |  |  |
| Туре    | Mailbox   |  |  |  |
| Default | h00       |  |  |  |

| Default Value | Bitfield name            | Description                                                                                                                                                                       |
|---------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000     | flag_reg_calib_count_ref | Oscillator calibration status  0→ Calibration sequence has ended (or not requested)  1→ Request was recorded. Calibration is ongoing. See reg_calib_count_ref in Section 17.3.20. |

### 17.2.4 Abort Mailbox

| Name    | abort_mbx |  |
|---------|-----------|--|
| Address | h03       |  |
| Туре    | Mailbox   |  |
| Default | h00       |  |

| Default Value | Bitfield name  | Description                                                                                                                                                                                                                                                                                                                                           |
|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000     | flag_abort_mbx | Abort request / Abort status  A write access to flag_abort_mbx generates an abort request. A read access returns the following status.  O→ Abort has ended (or not requested)  1→ Request was recorded. Current sequence should stop within one line duration. The abort action is requested by a single write to the flag_abort_mbx register itself. |

# 17.3 16-Bit Register Descriptions

# 17.3.1 Line Configuration

| Name    | reg_line_cfg      |  |
|---------|-------------------|--|
| Address | h04               |  |
| Туре    | Restricted static |  |
| Default | h8070             |  |

| Default Value | Bitfield name        | Description                                                                                                                                                                                                                       |
|---------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1000          | extra_line_nb[15:12] | Number of extra lines  Defines the number of extra lines added after ROI readout  Min = 0 → 1 line added  Default = h8 → 9 lines added  Max = hF → d16 lines added  See Section 19.2.2.                                           |
| 0             | reserved             |                                                                                                                                                                                                                                   |
| 000 0111 0010 | line_length[10:0]    | Line length  Defines the line length specified in CLK_CTRL cycles multiplied by 8 (timing examples below with CLK_CTRL = 57 MHz). Section 19.4 - Line length calculation.  Min = 0  Default = h70 → 15.72 µs  Max = h7FF → 287 µs |

### 17.3.2 Flash Delay

| Name    | reg_flash_delay   |  |
|---------|-------------------|--|
| Address | h05               |  |
| Туре    | Restricted static |  |
| Default | h0000             |  |

| Default Value | Bitfield name        | Description                                                                                                                                                                                                                                                                                                                                                 |
|---------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000     | t_flash_del_off[7:0] | Flash off delay  Delay between end of active FLO and end of integration specified in 8 × 1 line.  Min = 0 →No delay added  Max = hFF → 255 × 8 = 2040 lines delay  Note: t_flash_del_off must be lower than roi <i>_t_int_II (ex: @ h0E for ROI1).</i>                                                                                                      |
| 0000 0000     | t_flash_del_on[7:0]  | Flash on delay  Delay between start of active FLO and start of integration specified in 8 × 1 line.  Min = 0 →No delay added  Max = hFF → 255 × 8 = 2040 lines delay  Note: 1. t_flash_del_on increases the frame period if roi_overlap_en (@ h0B) = 0.  2. If roi_readout_mode (@ h0B) = 4T ERS, the applied delay will be the programmed delay + 2 lines. |

- Both flash delays are automatically set to 0 if roi\_flash\_mode (@ h0B) = 0 (= FLASH\_OFF).
- t\_flash\_del\_off is ignored if roi\_flash\_mode (@ h0B) = 3 (= FLASH\_ON).
- t\_flash\_del\_off should be set to 0 if roi\_readout\_mode (@ h0B) = 4T+ERS and roi\_overlap\_en (@ h0B) = 1. (If not, there is a risk of finding glitches in FLO).

## 17.3.3 Miscellaneous Register 1

| Name    | reg_miscel1       |  |
|---------|-------------------|--|
| Address | h06               |  |
| Туре    | Restricted static |  |
| Default | hD05A             |  |

| Default Value | Bitfield name    | Description                                                                                                                                                                                                                                                                                              |
|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1101 0000     | max_offset[7:0]  | ADC max offset  Maximum offset that can be applied to the ADC column (analogically). See Section 6. and Section 19.4.  Min = 0  Default → hD0 : Offset max 208 LSB  Max = hFF                                                                                                                            |
| 0101 1010     | range_coeff[7:0] | 10 to 8 bit knee point  Defines the knee point for the 10 to 8 bit compression.  Min = h00 → function with only 1 slope G=1  Default = h5A → function with 3 slopes G=1/2 G=1  and G=4  Max = h92 → function with only 2 slopes G=4 and G= 1/2  Note: This register is used only if range_en (@ h0A) = 1 |

## 17.3.4 Miscellaneous Register 2

| Name    | reg_miscel2       |  |
|---------|-------------------|--|
| Address | h07               |  |
| Туре    | Restricted static |  |
| Default | h0A01             |  |

| Default Value | Bitfield name  | Description                                                                                                                                                                                                      |
|---------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | black_sun_en   | Black sun correction  0 → Disable the black sun effect correction  1 → Enable the black sun effect correction                                                                                                    |
| -0            | sync_flo_inv   | FLO signal polarity  0 → FLO is not inverted (active high: FLO = 1 means that light may be turned on)  1 → FLO is inverted (active low)                                                                          |
| 0             | sync_len_inv   | LEN signal polarity  0 → LEN is not inverted (active low: LEN = 0 means that pixels are being output)  1 → LEN is inverted (active high)                                                                         |
| 0             | sync_fen_inv   | FEN signal polarity  0 → FEN is not inverted (active low: FEN = 0 means that pixels are being output)  1 → FEN is inverted (active high)                                                                         |
| 1             | mask_idle_data | Mask idle data  0 →D0D9 output data may change, whatever LEN value  1 → if LEN is at inactive level then D0D9 are set to 0                                                                                       |
| 0             | color_en       | Color mode selection  0 → B&W mode  1 → Color mode (with Bayer pattern)  This bit is used for defect correction, binning algorithms and for ROI size calculation. It must be set to 1 when using a color sensor. |
| 1             | clamp_auto_en  | Auto clamp mode  0 →Black level adjustment has to be done manually  1 →Enables automatic black level adjustment                                                                                                  |

| Default Value | Bitfield name     | Description                                                                                                                                                                                                                                                                                                                                                       |
|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | roi_expanded      | ROI expanded mode  0 → Programmed ROI has its origin (0,0) in the first illuminated pixel of the physical matrix  1→ Programmed ROI has its origin (0,0) in the first pixel of the physical matrix, including dark pixels (the 19 first black lines can be read at the beginning of the frame)  Note: If roi_expanded= 1, clamp_auto_en (bit 9) must be set at 0. |
| 0             | roi_flip_h        | Horizontal flip enable  0 → No horizontal flip  1 → Horizontal flip                                                                                                                                                                                                                                                                                               |
| 00            | roi_flip_v        | Vertical flip enable  0 → No vertical flip  1 → Vertical flip                                                                                                                                                                                                                                                                                                     |
| 00            | pattern_type[1:0] | Test pattern type selection  00 → Video output  01 → Diagonal grey scale pattern, moving (+1) on each image  10 → Diagonal grey scale pattern, still image with first pixel = 0  11 → Ramping pattern, with continuously incrementing pixel values                                                                                                                |
| 0001          | vlr_ph_ctrl[3:0]  | Logarithmic wide dynamic range control h0 → NOT allowed h1→ linear response h2 hF → controls the knee point between linear response and log response.                                                                                                                                                                                                             |

## 17.3.5 Clock Configuration

| Name    | reg_clk_cfg       |  |
|---------|-------------------|--|
| Address | h08               |  |
| Туре    | Restricted static |  |
| Default | hDB21             |  |

| Default Value | Bitfield name          | Description                                                                                                                                                                                          |
|---------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | clk_chain_low_pwr      | CLK_CHAIN low power mode  0 → CLK_CHAIN active during whole acquisition (integration and readout)  1 → CLK_CHAIN active only for data readout                                                        |
| -1            | clkout_inv             | Clock output polarity  0 → DATA_CLK rising edge is simultaneous with output data change  1 → DATA_CLK falling edge is simultaneous with output data change                                           |
| 0             | freq_half              | Oscillator frequency divider  0 → Oscillator frequency not divided  1 → Oscillator frequency is divided by 2  Note: If freq_half=1, the fb_calib_count_osc (@h3C) counts the divided CLK_OSC period. |
| 1             | clk_adc_on_ctrl_domain | CLK_CTRL clock source selection  Selects the clock source for CLK_CTRL (before division):  0 → CLK_CHAIN  1 → CLK_ADC                                                                                |
| 10            | clk_on_adc_domain[1:0] | CLK_ADC clock source selection  Selects the clock source for CLK_ADC:  00 → Clock from CLK_FIX pad  01 → Clock from CLK_REF pad  10 → Clock from internal oscillator  11 → Clock from PLL            |

| Default Value | Bitfield name                | Description                                                                                                                                                                                                                                |
|---------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11            | clk_on_chain_domain<br>[1:0] | CLK_CHAIN clock source selection  Selects the clock source for CLK_CHAIN:  00 → Clock from CLK_FIX pad  01 → Clock from CLK_REF pad  10 → Clock from internal oscillator  11 → Clock from PLL                                              |
| 0010          | div_clk_ctrl[3:0]            | CLK_CTRL frequency divider  Defines the clock division ratio applied to  CLK_CTRL.  Min = h0 or h1 → CLK_CTRL divided by  DIV_CTRL = 1  Default h2 → CLK_CTRL divided by DIV_CTRL = 2  Max hF → CLK_CTRL divided by DIV_CTRL = 15          |
| 0001          | div_clk_chain[3:0]           | CLK_CHAIN frequency divider  Defines the clock division ratio applied to  CLK_CHAIN.  Min = h0 or h1 → CLK_CHAIN divided by  DIV_CHAIN = 1  Default h1 → CLK_CHAIN divided by  DIV_CHAIN = 1  Max hF → CLK_CHAIN divided by DIV_CHAIN = 15 |

## 17.3.6 PLL Configuration

| Name    | reg_pll_cfg       |  |
|---------|-------------------|--|
| Address | h09               |  |
| Туре    | Restricted static |  |
| Default | h6125             |  |

| Default Value | Bitfield name | Description                                                                                              |
|---------------|---------------|----------------------------------------------------------------------------------------------------------|
| -11           | pll_od[1:0]   | PLL P parameter  00 → P= 1  01 → P= 2  10 → Forbidden value  11 → P= 4                                   |
| 0 0001        | pll_n[4:0]    | PLL N parameter N = 2 x (pll_n + 1) Min → h00 : N = d2  Default → h01 : N = d4  Max → h09 : N = d20      |
| 0010 0101     | pll_fb[7:0]   | PLL M parameter  M = 2 x (pll_fb + 1)  Min → h01 : M = d4  Default → h25 : M = d76  Max → hFF : M = d512 |

## 17.3.7 CHAIN Configuration

| Name    | reg_chain_cfg |  |
|---------|---------------|--|
| Address | h0A           |  |
| Туре    | Dynamic       |  |
| Default | h0200         |  |

| Default Value | Bitfield name              | Description                                                                                                                                                                                                                                               |
|---------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00            | t_int_clk_mult_factor[1:0] | Integration time multiplication factor  Multiplication factor of the fractional part of integration time.  00 → x 8  01 → x 16  10 → x 32  11 → x 64  Note: This parameter influences each roi <i>-t_int_clk (@h0F / @h1C)</i>                            |
| 00            | roi_max_id[1:0]            | Number of ROIs  Defines the maximum number of ROIs to read in MIMR mode.  00 → 1 ROI: ROI1  01 → 2 ROIs: ROI1 & ROI2  10 → 3 ROIs: ROI1, ROI2 & ROI3  11 → 4 ROIs: ROI1, ROI2, ROI3 & ROI4                                                                |
| 00            | hist_bin_nb[1:0]           | Number of histogram bins  Defines the maximum number of histogram bins:  00 → 64 / 1 = 64 bins  01 → 64 / 2 = 32 bins  10 → 64 / 4 = 16 bins  11 → 64 / 8 = 8 bins (Warning, possible overflow)  Note: Used only if roi_histo_en ON, in the same register |
| 10            | binning_div_factor[1:0]    | Binning division factor  Division factor of 4-pixel sum in binning mode  00 → 4-pixel sum divided by 1  01 → 4-pixel sum divided by 2  10 → 4-pixel sum divided by 4  Note: Used only if roi <i>binning_en is ON, in the same register</i>                |

| Default Value | Bitfield name      | Description                                                                                                                                                                                     |
|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | roi_context_out_en | Context output enable Enables context (header and footer) on output data  0 → No context available on output  1 → Enables context on output See Note 1.                                         |
| 0             | roi_histo_en       | Histogram calculation enable Enables histogram calculation on data stream  0 → No histogram calculation requested  1 → Enables histogram calculation See Note 1.                                |
|               | roi_ddc_en         | Defect correction enable Enables defect correction on data stream  0 → No defect correction requested  1 → Enables defect correction                                                            |
| 0             | range_en           | Range compression enable Enables range compression on data stream  0 → No range compression requested  1 → Enables range compression  Note: See range_coef (@ h06) to control range compression |
|               | 0 roi4_binning_en  | ROI4 binning  0 → No binning requested on ROI4  1 → Enables binning on ROI4  See Note 1.                                                                                                        |
|               | -0 roi3_binning_en | ROI3 binning  0 → No binning requested on ROI3  1→ Enables binning on ROI3  See Note 1.                                                                                                         |
|               | 0- roi2_binning_en | RIO2 binning  0 → No binning requested on ROI2  1 → Enables binning on ROI2  See Note 1.                                                                                                        |
|               | 0 roi1_binning_en  | ROI1 binning  0 → No binning requested on ROI1  1 → Enables binning on ROI1  See Note 1.                                                                                                        |

Note 1: This parameter influences extra\_line\_nb (@ h04).

## 17.3.8 CTRL Configuration

| Name    | reg_ctrl_cfg                                    |
|---------|-------------------------------------------------|
| Address | h0B                                             |
| Туре    | Mixed: Static (s) and<br>Restricted Static (rs) |
| Default | h0005                                           |

| Default Value | Bitfield name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | rs dum_stdby_en          | Reserved, must be kept at 0                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0             | rs dum_pwrup_en          | Reserved, must be kept at 0                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0             | rs dum_img_out_en        | Reserved, must be kept at 0                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0             | s lock_dyn_reg           | Lock dynamic registers  0 → Dynamic registers are not locked.  Changes to dynamic registers are applied at the end of current frame  1 → Dynamic registers are locked. All changes are memorized but are not taken into account.  They are applied only when lock_dyn_reg is set to 0, at the end of the current frame.  Note: Depending on overlap_en (on same register), there might be a delay of 1 frame to apply changes to dynamic registers. |
| 0             | s trig_pad_inv           | TRIG pin polarity  0 → TRIG pin is active high  1 → TRIG pin is active low                                                                                                                                                                                                                                                                                                                                                                          |
| 0             | s trig_pad_sel           | TRIG pin enable  0 → TRIG pin is disabled.  1 → TRIG pin is enabled                                                                                                                                                                                                                                                                                                                                                                                 |
| 00            | rs roi_flash_mode[7:6]   | ROI Flash Strobe mode selection  00 → Flash Strobe OFF: FLO = 0  01 → Flash Strobe ON: FLO = 1 during integration time  10 → Flash Strobe ON: FLO = 1 during integration time + readout  11 → Flash Strobe ON: FLO = 1 during acquisition sequence                                                                                                                                                                                                  |
| 00            | rs roi_readout_mode[5:4] | ROI readout mode selection  00 → 5T Global Shutter  01 → 4T + Global Reset  10 → 4T + ERS  11 → Reserved                                                                                                                                                                                                                                                                                                                                            |

| Default Value | Bitfield name     | Description                                                                                                                                                                                                                                                             |
|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0             | rs roi_video_en   | Video mode enable  0 → Video mode disabled  1 → Acquisitions are done in video mode, with a constant frame period. See t_frame_period (@ h0C).                                                                                                                          |
| 1             | rs roi_overlap_en | Overlap mode enable  0 → No overlap mode enabled  1 → Acquisitions are done in overlap mode, not used if readout_mode = 4T+GR                                                                                                                                           |
|               | s trig_rqst       | SPI trigger enable  0 → SPI trigger inactive.  1 → SPI trigger calls for an acquisition                                                                                                                                                                                 |
| 1             | s stdby_rqst      | STANDBY request  0 → The chip is exiting STANDBY state  1 → The device will re-enter STANDBY state after the end of the frame that has started to integrate.  Note: This means that, if overlap_en = 1, then STANDBY state is entered only after the end of next frame. |

**Caution:** This register is not a simple static (s) register; it contains some restricted static (rs) bitfields. Take care not to change any 'rs' bitfields (ex: overlap\_en), while changing an 's' bitfield (ex: *trig\_rqst*), when the device is not in IDLE or STANDBY state.

#### 17.3.9 Frame Period

| Name    | reg_t_frame_period |  |
|---------|--------------------|--|
| Address | h0C                |  |
| Туре    | Dynamic            |  |
| Default | h0000              |  |

| Default Value       | Bitfield name        | Description                                                                                                                                                                                                                                                                                  |
|---------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000 0000 0000 | t_frame_period[15:0] | Frame period length  Defines the frame period in number of lines  This frame period is used in video mode if video mode is enabled. See roi_video_en (@ h0B)  Min = h0000 → not taken into account  Max = hFFFE → Frame period of 65534 lines = 1s if CLK_CTRL @57 MHz and line_length = h70 |

#### 17.3.10 Wait Time

| Name    | reg_t_wait |
|---------|------------|
| Address | hOD        |
| Туре    | Dynamic    |
| Default | h0000      |

| Default Value       | Bitfield name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000 0000 0000 | t_wait[15:0]  | ROI wait time  Defines the wait time after the end of each read image, programmed in numbers of lines.  MIN = h0000 → wait time = 0 line  MAX = hFFF0 → d65520 lines = 1s if CLK_CTRL @57 MHz and line_length = h70  Note: 1. At the end of each ROI <i>cycle, this wait time is added with a specific roi<i>t_wait_ext (@h10/@h1D/)  2. Check error_time_overflow (@ h3E) to see if roi_t_wait is too long. See frame period calculation in Section 19.2.2 for details.</i></i> |

### 17.3.11 ROI 1 Control

This group of registers defines all the ROI1 parameters

| Group<br>Name    | reg_roi1*  |  |
|------------------|------------|--|
| Group<br>Address | h0E to h1A |  |
| Туре             | Dynamic    |  |

| Address | Default Value |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|---------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   | (Hex)         | Bitfield name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| hOE     | h0200         | roi1_t_int_ll[15:0] | Integer part of ROI1 integration time  Defines the integer part of the integration time in number of lines.  Min = h0 → Integer part of integration time is null.  Default = h200 → d512 lines = 8 ms with  CLK_CTRL @57 MHz and line_length = h70  Max = hFFFE → d65534 lines = 1s  Note: 1. This integration time is added to the fractional part roi1_t_int_clk (@ h0F)  2. Check error_time_overflow (@ h3E) to see if this parameter is too big.  See frame period calculation in Section 19.2.2 for details. |
|         | h00           | roi1_rep_nb[7:0]    | Number of ROI1 cycle repetitions  Defines the number of ROI1 cycles that are read out = roi1_rep_nb +1  Min h00 → 1 ROI1 is read out.  Max hFF → 256 ROI1 are read out.                                                                                                                                                                                                                                                                                                                                            |
| h0F     | h00           | roi1_t_int_clk[7:0] | Fractional part of ROI1 integration time  Defines the fractional part of the integration time in CLK_CTRL cycles x t_int_clk_mult_factor (@ h0A)  Min= h00 → fractional part of integration time is null  Max= it is recommended to take line_length / t_int_clk_mult_factor as a maximum.  Note: If overlap_en (@ h0B) = 1, then take care to check both error_t_tint_big and error_t_tint_small (@ h3E).                                                                                                         |

| Address | Default Value |     |                       |                                                                                                                                                                                                                                                                                    |
|---------|---------------|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   |               | ex) | Bitfield name         | Description                                                                                                                                                                                                                                                                        |
| h10     | h0000         |     | roi1_t_wait_ext[10:0] | ROI1 extended wait time  Defines an additional wait time after the end of the ROI1 cycle (last repetition of ROI1), to be added to t_wait, in number of lines  Min= h000 → 0 line added  Max= h7FF → d2047 lines added on twait (~32 ms if CLK_CTRL @57 MHz and line_length = h70) |
| h11     | h00           |     | roi1_ana_gain[2:0]    | Analog gain applied on ROI1  h0 → x1  h1 → x1.5  h2 → x2  h3 → x3  h4 → x4  h5 → x6  h6 → x8  h7 → x8                                                                                                                                                                              |
|         |               | h00 | roi1_dig_gain[7:0]    | Global digital gain applied on ROI1  Min= h00 → x1  Max= hFF → x15.875                                                                                                                                                                                                             |
| h12     | h0006         |     | roi1_0l_1[10:0]       | 1st line of 1st SIMR horizontal band Min = 0  Default = h06  Max: [roi1_0l_1 + roi1_h_1] < d1036                                                                                                                                                                                   |
| h13     | h0400         |     | roi1_h_1[10:0]        | Height of 1st SIMR horizontal band  Min = 1  Default = h400 → d1024  Max: [roi1_0l_1 + roi1_h_1] < d1036                                                                                                                                                                           |
| h14     | h0006         |     | roi1_0c_1[10:0]       | 1st column of 1st SIMR vertical band Min = 0 Default = h006 Max: [roi1_0c_1 + roi1_w_1] < d1292                                                                                                                                                                                    |
| h15     | h0500         |     | roi1_w_1[10:0]        | Width of 1st SIMR vertical band Min = 1  Default h0500 → d1280 pixels  Max: [roi1_0c_1 + roi1_w_1] < d1292                                                                                                                                                                         |
| h16     | h0000         |     | roi1_0l_2[10:0]       | 1st line of 2nd SIMR horizontal band Min: [roi1_0l_1 + roi1_h_1] < roi1_0l_2  Default = h00  Max: [roi1_0l_2 + roi1_h_2] < d1036  Note: Used only if roi1_h_2 (@ h17) > 0                                                                                                          |
| h17     | h0000         |     | roi1_h_2[10:0]        | Height of 2nd SIMR horizontal band  Min = 0 → no second horizontal band  Max : [roi1_0l_2 + roi1_h_2] < d1036                                                                                                                                                                      |

| Address<br>(Hex) | Default Value<br>(Hex) |     | Bitfield name    | Description                                                                                                                                                               |
|------------------|------------------------|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| h18              | h0000                  |     | roi1_0c_2[10:0]  | 1st column of 2nd SIMR vertical band Min: [roi1_0c_1 + roi1_w_1] < roi1_0c_2  Default = h00  Max: [roi1_0c_2 + roi1_w_2] < d1292  Note: Used only if roi1_w_2 (@ h19) > 0 |
| h19              | h0000                  |     | roi1_w_2[10:0]   | Width of 2nd SIMR vertical band  Min 0 → no second vertical band  Max: [roi1_0c_2 + roi1_w_2] < d1292                                                                     |
|                  | h00                    |     | roi1_subs_v[7:0] | Vertical sub-sampling on ROI1 = 8/(roi1_subs_v + 8) Min h00 → sub-sampling factor 1/1 Max hFF → sub-sampling factor 1/32.875                                              |
| h1A              |                        | h00 | roi1_subs_h[7:0] | Horizontal sub-sampling on ROI1 = 8/(roi1_subs_h + 8)  Min h00 → sub-sampling factor 1/1  Max hFF → sub-sampling factor 1/32.875                                          |

#### 17.3.12 ROI 2 Control

This group of registers defines all the ROI2 cycle parameters

| Group<br>Name    | reg_roi2*  |  |
|------------------|------------|--|
| Group<br>Address | h1B to h23 |  |
| Туре             | Dynamic    |  |

| Address | Default Val | ue                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   | (Hex)       | Bitfield name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| h1B     | h0200       | roi2_t_int_ll[15:0] | Integer part of ROI2 integration time  Defines the integer part of the integration time in number of lines.  Min = h0 → Integer part of integration time is null.  Default = h200 → d512 lines = 8 ms with  CLK_CTRL @57 MHz and line_length = h70  Max = hFFFE → d65534 lines = 1s  Note: 1. This integration time is added to the fractional part roi2_t_int_clk (@h1C)  2. Check error_time_overflow (@h3E) to see if this parameter is too big.  See frame period calculation in Section 19.2.2 for details. |
|         | h00 -       | - roi2_rep_nb[7:0]  | Number of ROI2 cycle repetitions  Defines the number of ROI2 cycles that are read out = roi2_rep_nb +1  Min h00 → 1 ROI2 is read out.  Max hFF → 256 ROI2 are read out.                                                                                                                                                                                                                                                                                                                                          |
| h1C     | h0          | 0                   | Fractional part of ROI2 integration time  Defines the fractional part of the integration time in CLK_CTRL cycles x t_int_clk_mult_factor (@ h0A)  Min= h00 → fractional part of integration time is null  Max= it is recommended to take line_length / t_int_clk_mult_factor as a maximum.  Note: If overlap_en (@ h0B) = 1, then take care to check both error_t_tint_big and error_t_tint_small (@ h3E).                                                                                                       |

| Address |       |     |                       |                                                                                                                                                                                                                                                                                     |
|---------|-------|-----|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   | (H    | ex) | Bitfield name         | Description                                                                                                                                                                                                                                                                         |
| h1D     | h0000 |     | roi2_t_wait_ext[10:0] | ROI2 extended wait time  Defines an additional wait time after the end of the ROI2 cycle (last repetition of ROI2), to be added to t_wait, in number of lines  Min= h000 → 0 line added  Max= h7FF → d2047 lines added on twait (~ 32 ms if CLK_CTRL @57 MHz and line_length = h70) |
| h1E     | h00   |     | roi2_ana_gain[2:0]    | Analog gain applied on ROI2  h0 → x1  h1 → x1.5  h2 → x2  h3 → x3  h4 → x4  h5 → x6  h6 → x8  h7 → x8                                                                                                                                                                               |
|         | h00   |     | roi2_dig_gain[7:0]    | Global digital gain applied on ROI2  Min= h00 → x1  Max= hFF → x15.875                                                                                                                                                                                                              |
| h1F     | h0006 |     | roi2_0l_1[10:0]       | 1st line of ROI2 Min = 0 Default = h06 Max: [roi2_0l_1 + roi2_h_1] < d1036                                                                                                                                                                                                          |
| h20     | h0400 |     | roi2_h_1[10:0]        | Height of ROI2  Min = 1  Default = h400 → d1024  Max: [roi2_0l_1 + roi2_h_1] < d1036                                                                                                                                                                                                |
| h21     | h0006 |     | roi2_0c_1[10:0]       | 1st column of ROI2 Min = 0 Default = h006 Max: [roi2_0c_1 + roi2_w_1] < d1292                                                                                                                                                                                                       |
| h22     | h0500 |     | roi2_w_1[10:0]        | Width of ROI2 Min = 1  Default h0500 → d1280 pixels  Max: [roi2_0c_1 + roi2_w_1] < d1292                                                                                                                                                                                            |
| hoo     | h00   |     | roi2_subs_v[7:0]      | Vertical sub-sampling on ROI2 = 8/(roi2_subs_v + 8) Min h00 → sub-sampling factor 1/1 Max hFF → sub-sampling factor 1/32.875                                                                                                                                                        |
| h23     |       | h00 | roi2_subs_h[7:0]      | Horizontal sub-sampling on ROI2 = 8/(roi2_subs_h + 8)  Min h00 → sub-sampling factor 1/1  Max hFF → sub-sampling factor 1/32.875                                                                                                                                                    |

#### 17.3.13 ROI 3 Control

This group of registers defines all the ROI3 cycle parameters

| Group<br>Name    | reg_roi3*  |
|------------------|------------|
| Group<br>Address | h24 to h2C |
| Туре             | Dynamic    |

| Address | Defaul | t Value |                     |                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|--------|---------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   | (Hex)  |         | Bitfield name       | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|         |        |         |                     | Integer part of ROI3 integration time  Defines the integer part of the integration time in number of lines.  Min = h0 → Integer part of integration time is null.  Default = h200 → d512 lines = 8 ms with                                                                                                                                                                                                          |
| h24     | h02    | 200     | roi3_t_int_II[15:0] | CLK_CTRL @57 MHz and line_length = h70 Max = hFFFE → d65534 lines = 1s                                                                                                                                                                                                                                                                                                                                              |
|         |        |         | ,                   | Note:  1. This integration time is added to the fractional part roi3_t_int_clk (@ h25)  2. Check error_time_overflow (@ h3E) to see if this parameter is too big.  See frame period calculation in Section 19.2.2 for details.                                                                                                                                                                                      |
|         | h00    |         | roi3_rep_nb[7:0]    | Number of ROI3 cycle repetitions  Defines the number of ROI3 cycles that are read out = roi3_rep_nb +1  Min h00 → 1 ROI3 is read out.  Max hFF → 256 ROI3 are read out.  Note: Check roi_max_id (@ h0A) to see if this ROI cycle is run                                                                                                                                                                             |
| h25     |        | h00     | roi3_t_int_clk[7:0] | Fractional part of ROI3 integration time  Defines the fractional part of the integration time in CLK_CTRL cycles x t_int_clk_mult_factor (@ h0A) for ROI3  Min= h00 → fractional part of integration time is null  Max= it is recommended to take line_length / t_int_clk_mult_factor as a maximum.  Note: If overlap_en (@ h0B) = 1, then take care to check both error_t_tint_big and error_t_tint_small (@ h3E). |

| Address | Default Value (Hex) |     |                       |                                                                                                                                                                                                                                                                                    |
|---------|---------------------|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   |                     |     | Bitfield name         | Description                                                                                                                                                                                                                                                                        |
| h26     | h0000               |     | roi3_t_wait_ext[10:0] | ROI3 extended wait time  Defines an additional wait time after the end of the ROI3 cycle (last repetition of ROI3), to be added to t_wait, in number of lines  Min= h000 → 0 line added  Max= h7FF → d2047 lines added on twait (~32 ms if CLK_CTRL @57 MHz and line_length = h70) |
| h27     | h00                 |     | roi3_ana_gain[2:0]    | Analog gain applied on ROI3  h0 → x1  h1 → x1.5  h2 → x2  h3 → x3  h4 → x4  h5 → x6  h6 → x8  h7 → x8                                                                                                                                                                              |
|         |                     | h00 | roi3_dig_gain[7:0]    | Global digital gain applied on ROI3  Min= h00 → x1  Max= hFF → x15.875                                                                                                                                                                                                             |
| h28     | h0006               |     | roi3_0l_1[10:0]       | 1st line of ROI3 Min = 0 Default = h06 Max: [roi3_0l_1 + roi3_h_1] < d1036                                                                                                                                                                                                         |
| h29     | h0400               |     | roi3_h_1[10:0]        | Height of ROI3 Min = 1 Default = h400 → d1024 Max: [roi3_0l_1 + roi3_h_1] < d1036                                                                                                                                                                                                  |
| h2A     | h0006               |     | roi3_0c_1[10:0]       | 1st column of ROI3 Min = 0 Default = h006 Max: [roi3_0c_1 + roi3_w_1] < d1292                                                                                                                                                                                                      |
| h2B     | h0500               |     | roi3_w_1[10:0]        | Width of ROI3 Min = 1  Default h0500 → d1280 pixels  Max: [roi3_0c_1 + roi3_w_1] < d1292                                                                                                                                                                                           |
| 100     | h00                 |     | roi3_subs_v[7:0]      | Vertical sub-sampling on ROI3 = 8/(roi3_subs_v + 8) Min h00 → sub-sampling factor 1/1 Max hFF → sub-sampling factor 1/32.875                                                                                                                                                       |
| h2C     |                     | h00 | roi3_subs_h[7:0]      | Horizontal sub-sampling on ROI3 = 8/(roi3_subs_h + 8) Min h00 → sub-sampling factor 1/1 Max hFF → sub-sampling factor 1/32.875                                                                                                                                                     |

#### 17.3.14 ROI 4 Control

This group of registers defines all the ROI4 cycle parameters.

| Group<br>Name    | reg_roi4*  |
|------------------|------------|
| Group<br>Address | h2D to h35 |
| Туре             | Dynamic    |

| Address | Default Value |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------|---------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   | (Hex)         | Bitfield name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| h2D     | h0200         | roi4_t_int_ll[15:0] | Integer part of ROI4 integration time  Defines the integer part of the integration time in number of lines.  Min = h0 → Integer part of integration time is null.  Default = h200 → d512 lines = 8 ms with  CLK_CTRL @ 57 MHz and line_length = h70  Max = hFFFE → d65534 lines = 1s  Note: 1. This integration time is added to the fractional part roi4_t_int_clk (@ h2E)  2. Check error_time_overflow (@ h3E) to see if this parameter is too big.  See frame period calculation in Section 19.2.2 for details. |
|         | h00           | roi4_rep_nb[7:0]    | Number of ROI4 cycle repetitions  Defines the number of ROI4 cycles that are read out = roi4_rep_nb +1  Min h00 → 1 ROI4 is read out.  Max hFF → 256 ROI4 are read out.                                                                                                                                                                                                                                                                                                                                             |
| h2E     | h00           | roi4_t_int_clk[7:0] | Fractional part of ROI4 integration time  Defines the fractional part of the integration time in CLK_CTRL cycles x t_int_clk_mult_factor (@ h0A) for ROI4  Min= h00 → fractional part of integration time is null  Max= it is recommended to take line_length / t_int_clk_mult_factor as a maximum.  Note: If overlap_en (@ h0B) = 1, then take care to check both error_t_tint_big and error_t_tint_small (@ h3E).                                                                                                 |

| Address | Default Value<br>(Hex) |     |                       |                                                                                                                                                                                                                                                                                    |
|---------|------------------------|-----|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Hex)   |                        |     | Bitfield name         | Description                                                                                                                                                                                                                                                                        |
| h2F     | h0000                  |     | roi4_t_wait_ext[10:0] | ROI4 extended wait time  Defines an additional wait time after the end of the ROI4 cycle (last repetition of ROI4), to be added to t_wait, in number of lines  Min= h000 → 0 line added  Max= h7FF → d2047 lines added on twait (~32 ms if CLK_CTRL @57 MHz and line_length = h70) |
| h30     | h00                    |     | roi4_ana_gain[2:0]    | Analog gain applied on ROI4  h0 → x1  h1 → x1.5  h2 → x2  h3 → x3  h4 → x4  h5 → x6  h6 → x8  h7 → x8                                                                                                                                                                              |
|         |                        | h00 | roi4_dig_gain[7:0]    | Global digital gain applied on ROI4  Min= h00 → x1  Max= hFF → x15.875                                                                                                                                                                                                             |
| h31     | h0006                  |     | roi4_0l_1[10:0]       | 1st line of ROI4 Min = 0 Default = h06 Max: [roi4_0l_1 + roi4_h_1] < d1036                                                                                                                                                                                                         |
| h32     | h0400                  |     | roi4_h_1[10:0]        | Height of ROI4 Min = 1 Default = h400 → d1024 Max: [roi4_0l_1 + roi4_h_1] < d1036                                                                                                                                                                                                  |
| h33     | h0006                  |     | roi4_0c_1[10:0]       | 1st column of ROI4 Min = 0 Default = h006 Max: [roi4_0c_1 + roi4_w_1] < d1292                                                                                                                                                                                                      |
| h34     | h0500                  |     | roi4_w_1[10:0]        | Width of ROI4 Min = 1 Default h0500 → d1280 pixels Max: [roi4_0c_1 + roi4_w_1] < d1292                                                                                                                                                                                             |
|         | h00                    |     | roi4_subs_v[7:0]      | Vertical sub-sampling on ROI4 = 8/(roi4_subs_v + 8) Min h00 → sub-sampling factor 1/1 Max hFF → sub-sampling factor 1/32.875                                                                                                                                                       |
| h35     |                        | h00 | roi4_subs_h[7:0]      | Horizontal sub-sampling on ROI4 = 8/(roi4_subs_h + 8) Min h00 → sub-sampling factor 1/1 Max hFF → sub-sampling factor 1/32.875                                                                                                                                                     |

### 17.3.15 Green Blue and Green Red Gain Control

| Name    | reg_dig_gain_gb_gr |
|---------|--------------------|
| Address | h36                |
| Туре    | Dynamic            |
| Default | h8080              |

| Default Value |           | Bitfield name    | Description                                                                                                                                |
|---------------|-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1000 0000     |           | gb_dig_gain[7:0] | Green blue digital gain in color version  Min = h00 → x0.25  Default = h80 → x1  Max = hFF → x3.97  Note: Used only if color_en (@ h07)= 1 |
|               | 1000 0000 | gr_dig_gain[7:0] | Green red digital gain in color version  Min = h00 → x0.25  Default = h80 → x1  Max = hFF → x3.97  Note: Used only if color_en (@ h07)= 1  |

### 17.3.16 Blue and Red Gain Control

| Name    | reg_dig_gain_b_r |
|---------|------------------|
| Address | h37              |
| Туре    | Dynamic          |
| Default | h8080            |

| Default Value |           | Bitfield name   | Description                                                                                                                                                                                                                                   |
|---------------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1000 0000     |           | b_dig_gain[7:0] | Blue digital gain  Defines the blue digital gain in color version, and general digital gain in B&W version.  Min = h00 → x0.25  Default = h80 → x1  Max = hFF → x3.97  Note: This parameter is be used whatever the value of color_en (@ h07) |
|               | 1000 0000 | r_dig_gain[7:0] | Red digital gain in color version  Min = h00 → x0.25  Default = h80 → 1  Max = hFF → x3.97  Note: This parameter is used only if color_en (@ h07)= 1                                                                                          |

## 17.3.17 Clamp & Offset Adjustments

| Name    | reg_clamp_offset |
|---------|------------------|
| Address | h38              |
| Туре    | Dynamic          |
| Default | h0080            |

| Default Value | Bitfield name            | Description                                                                                                                                                                                              |
|---------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000     | clamp_add_offset[7:0]    | Additional clamp offset  Defines a signed additional (2's-complement) offset in LSB:  Min = h80 → -128 hFF → -1  Default = h00 → 0 h01 → 1  Max = h7F → 127  Note: Used only if clamp_auto_en (@ h07)= 1 |
| 0000 0000     | clamp_manual_offset[7:0] | Manual clamp offset Applied offset in LSB if clamp_auto_en (@ h07)= '0' Min = h00 → 0 Max = hFF → 255                                                                                                    |

## 17.3.18 Clamp Configuration

| Name    | reg_clamp_cfg     |
|---------|-------------------|
| Address | h39               |
| Туре    | Restricted static |
| Default | h3880             |

| Default Value | Bitfield name      | Description                                                                                                                                     |
|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| -011          | init_line_nb[2:0]  | Number of init lines Number of init lines (V0) before reading matrix Min = h0 Default = h3 → 3 init lines Max = h7                              |
| 1000          | clamp_lock_th[3:0] | Clamp lock mechanism threshold  Defines the threshold for the lock mechanism (0 to 15 LSB):  Min = h0  Default = h8 → 8 LSB threshold  Max = hF |
| 1             | clamp_lock_en      | Clamp lock mechanism enable  0 → Disables lock mechanism  1 → Enables lock mechanism during automatic black level adjustment                    |
| 00            | dig_cor_en         | Digital correction enable  0 → Digital correction is not allowed  1→Allows digital correction                                                   |
| 00 0000       | v0_gain[5:0]       | Clamp digital V0 correction enable  Min = h00 → Bypass V0 correction  h01 → Apply a V0 ratio 1/64  Max = h3F → Apply a V0 ratio 63/64           |

### 17.3.19 Oscillator Programming

| Name    | reg_prg_osc       |  |
|---------|-------------------|--|
| Address | h3A               |  |
| Туре    | Restricted static |  |
| Default | h80C0             |  |

| Default Value | Bitfield name            | Description                                                                           |
|---------------|--------------------------|---------------------------------------------------------------------------------------|
| 1000 000      | prg_osc_vsat_adjust[6:0] | Adjust the ADC saturation to leave room for the clamp dark signal compensation.       |
|               |                          | Min = h00 -> nominal value - 64%                                                      |
|               |                          | Default = h40 → nominal value of Vsat ADC = 850 mV (see Rext calculation)             |
|               |                          | Max = h7F -> nominal value + 64%                                                      |
| 1             | prg_osc_vsat_select[1:0] | Reserved, must be kept at 01                                                          |
| 100 0000      | prg_osc_freq_adjust[6:0] | Allows adjustment of internal oscillator frequency at 114 MHz.  Min = h00             |
|               |                          | Default = h40 → default value given by R <sub>EXT</sub> for a given sensor  Max = h7F |

**Note:** The oscillator is activated only if selected as clock source by clk\_on\_adc\_domain or clk\_on\_chain\_domain (@ h08, or if calibration is requested (see calib\_count\_ref @ h3B).

# 17.3.20 Calibration Count for Oscillator Calibration

| Name    | reg_calib_count_ref |  |
|---------|---------------------|--|
| Address | h3B                 |  |
| Туре    | Restricted static   |  |
| Default | h0000               |  |

| Default Value       | Bitfield name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0000 0000 0000 | calib_count_ref[15:0] | Oscillator calibration reference count This register has two different uses:  • It sets the number of CLK_REF clock cycles to count for oscillator calibration: Min = h0001 →1 clock cycle for calibration phase Max = hFFFF → 65535 clock cycles.  Note: 1. This parameter must not be too big, because fb_calib_count_osc (@ h3C) could overflow, depending on both frequency and ratio  2. This is NOT the number of clock cycles of the whole calibration sequence, you have to add the wake up phase for the oscillator (see t_wakeup_osc @ h43) and a few extra cycles.  • Writing into this register starts a calibration. You can check the calibration progress in calib_mbx (@ h02), and retrieve the result in fb_calib_osc_count (@ h3C) |

# 17.3.21 Oscillator Calibration Feedback

| Name    | fb_calib_osc_count |  |
|---------|--------------------|--|
| Address | h3C                |  |
| Туре    | Feedback           |  |

| Bit positions  | Bitfield name            | Description                                                                                                  |
|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------|
| xxxx xxxx xxxx | fb_calib_count_osc[15:0] | Oscillator calibration result The calibration result is given as the number of CLK_OSC clock cycles counted. |

# 17.3.22 Clamp Feedback

| Name    | fb_clamp |
|---------|----------|
| Address | h3D      |
| Туре    | Feedback |

| Bit positions |           | Bitfield name      | Description                                                                                 |
|---------------|-----------|--------------------|---------------------------------------------------------------------------------------------|
| XXXX XXXX     |           | fb_ana_offset[7:0] | Analog offset Offset applied on ADC column in LSB (0 to 255) (no dynamic loss)              |
|               | XXXX XXXX | fb_dig_offset[7:0] | Digital offset Digital offset applied on pixel value after ADC conversion in LSB (0 to 255) |

# 17.3.23 Sensor Status Feedback

| Name    | fb_status |
|---------|-----------|
| Address | h3E       |
| Туре    | Feedback  |

| Bit positions | Bitfield name             | Description                                                                                                                                                                 |
|---------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 000X     | flag_dig_cor              | Digital Correction flag  0→ Offset correction is done entirely in analog  1→ Digital correction has been performed                                                          |
| 0000 000- XX  | fb_state_main_global[1:0] | Main global device state  00 → Device is in STANDBY  01 → Device is in WAKEUP (going to IDLE)  10 → Device is in IDLE (waiting for new trig)  11 → Device is in ACQUISITION |
| 0000 000X     | error_time_overflow       | Timing configuration overflow error  0 → OK  1 → Computed frame period is greater than hFFFE                                                                                |
| 0000 000x     | error_corrupted_video     | Corrupted video error An error occurred on the applied frame_period:  0 → OK  1 → Computed frame period is greater than configured t_frame_period (@ h0C), in video mode.   |
| 0000 000 X    | error_ll_vs_xfer          | Line length error reading pixels  0 → OK  1 → The programmed line_length (@ h04) is too small, and pixels are still being read into matrix at end of line                   |

| Bit positions | Bitfield name     | Description                                                                                                                                                                                                                                               |
|---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| x             | error_II_vs_conv  | Line length error during conversion  0 → OK  1 → The programmed line_length (@ h04) is too small, and conversion is still running at end of line                                                                                                          |
| X-            | error_t_int_big   | Integration time error on next image An integration time error of max 1.5 µs occurred.  0 → OK  1 → An error has been detected on the fractional part of the NEXT image integration time (the biggest one if we are in high dynamic configuration)        |
| X             | error_t_int_small | Integration time error on current image An integration time error of max 1.5 µs occurred.  0 → OK  1 → An error has been detected on the fractional part of the CURRENT image integration time (the smallest one if we are in high dynamic configuration) |

# 17.3.24 Pixtime Read Width

| Name    | pixtime_read_width |  |
|---------|--------------------|--|
| Address | h49                |  |
| Туре    | Restricted Static  |  |
| Default | h7B71              |  |

| Default value |           | Bitfield name              | Description                                                                                          |
|---------------|-----------|----------------------------|------------------------------------------------------------------------------------------------------|
| 0111 1011     |           | pixtime_read_5t_width[7:0] | Pixel timing duration in 5T mode, step is CLK_CTRL period x 2  Default = 123 clocks = 4.31 µs @57MHz |
|               | 0111 0001 | pixtime_read_4t_width[7:0] | Pixel timing duration in 4T mode, step is CLK_CTRL period x 2  Default = 113 clocks = 3.96 µs @57MHz |

## 17.4 SPI Timing

First the SPI interface of the EV76C560 has to receive the first bit from the master on the on MOSI line which indicates if it is a read or write command. This first bit is followed by 7 bits giving the d1 to d127 addresses.

In a write sequence (see Figure 17-1: One register write sequence) first bit must be at high level. After having sent the 7 address bit - MSB first - the data are sent on the MOSI line (also MSB first).

Figure 17-1. One register write sequence



In a read sequence (see Figure 17-2: One register read sequence) first bit must be at low level. After having sent the 7 address bit MSB first, the data are read on the MISO line (also MSB first).

Figure 17-2. One register read sequence



The master can also use a burst sequence (see Figure 17-3: Burst sequence) to read or write several adjacent registers.

Burst is requested by writing 1 in the *Reg0* register. *Reg0* is an 8-bit register.

The end of burst sequence occurs when the CSN Chip Select line is put back into inactive state at high level.

In burst mode the internal address is automatically incremented at the end of each data read/write phase.

For example, to read three 16-bit registers starting at address h10:

Figure 17-3. Burst sequence



Figure 17-4. SPI timing specification



These timings depend on the process, current load, and post layout. The values given here should be considered only as general guidelines.

Table 17-3. SPI timing specification

| Symbol     | Тур                                  |
|------------|--------------------------------------|
| Tcycle     | 20 ns                                |
| Tsetup     | <10 ns                               |
| Thold      | <10 ns                               |
| Tcs_setup  | >5 ns                                |
| Tout_delay | <20 ns depending on the current load |

# 18. Sensor States

#### 18.1 Static States

#### 18.1.1 Power-On Sequence

The following timing diagram shows the power up sequence initiated by a rising edge on 3.3 V and 1.8 V power supplies.

Figure 18-1. Power up sequence



#### 18.1.2 **STANDBY**

This is the lowest power consumption mode.

At power-up the sensor is in STANDBY state.

During STANDBY state the SPI registers may be read or written.

Transition from this state to IDLE state or beginning of integration has duration of less than 1 ms and is under SPI control with *stdby\_rqst* in <reg\_ctrl\_cfg> see Section 17.3.8

#### 18.1.3 IDLE

In IDLE state, the device is "ready to start".

During IDLE state, SPI registers can be read or written.

The sensor can start integration from this state in less than 10 µs, with an SPI command *trig\_rqst* in <a href="reg\_ctrl\_cfg">reg\_ctrl\_cfg</a> or with a hardware trigger on the TRIG pin if enabled by *trig\_pad\_sel* in <a href="reg\_ctrl\_cfg">reg\_ctrl\_cfg</a> see Section 17.3.8

Transition from this state to STANDBY state is under SPI control with *stdby\_rqst* in <*reg\_ctrl\_cfg*> see Section 17.3.8

#### 18.2 Active States

Active state defines a state of the sensor during which it runs in integration or readout or is waiting for the end of an application task.

A typical acquisition sequence includes 3 states:

- Integration
- Readout
- Wait

When the sensor is waiting for a trigger it is put in IDLE state.

A short hardware or software trigger pulse starts the configured acquisition cycle. The example in Figure 18-2 is for only 1 ROI with a repetition number of 1.

Figure 18-2. Acquisition sequence example 1



The example in Figure 18-3 uses the cycle principle for 3 ROIs (*roi\_max\_id* = h2) (N1, N2 and N3 are configured by the *roi1\_rep\_nb*, *roi2\_rep\_nb* and *roi3\_rep\_nb* registers respectively).

Figure 18-3. Acquisition sequence example 2



The example in Figure 18-4 shows the behavior with the trig signal kept at high level

Figure 18-4. Acquisition sequence example 3



#### Notes:

- The grey area indicates that any TRIG or trig\_rqst pulse during this period is not taken into account.
- If the *trig\_rqst* bit or the TRIG pin is deactivated during a cycle sequence, the sensor waits the end of the cycle before entering IDLE state.

The sensor provides three capture modes selectable by *roi\_readout\_mode* in <<u>reg\_ctrl\_cfg</u>> see Section 17.3.8

- Global Shutter *roi\_readout\_mode* = h0
- 4T + Global Reset roi\_readout\_mode = h1
- 4T + ERS *roi\_readout\_mode* = h2

With these 3 basic modes there are different possible operating sequences.

These are described in detail in the following paragraphs.

#### 18.2.1 Global Shutter Mode

A GS acquisition sequence includes the following stages:

- Global reset of all photodiodes
- Integration simultaneously in all photodiodes
- Global transfer of all photodiode signals in sensing nodes
- · Readout line by line
- Wait state

Figure 18-5. Global shutter



Figure 18-6. Global shutter symbolization



Using a 5T pixel, the global shutter mode does not allow a true CDS during pixel readout.

#### 18.2.2 ERS Mode

Electronic Rolling Shutter (ERS) mode can perform true CDS timing that suppresses kTC (reset) noise. It offers better performance in terms of SNR and dynamic, but it is sensitive to the relative movement between camera and scene (called rolling shutter distortion).

In this mode every line has the same integration time duration but not at the same time. Refer to Figure 18-7.

Figure 18-7. Rolling shutter principle



An ERS acquisition sequence includes the following states:

- Line by line integration state
- Line by line transfer and readout (this state starts at the end of the integration of the first line)
- · Wait state

Figure 18-8. Rolling shutter symbolization



# 18.2.3 Overlap Option Definition

For ERS and GS modes, an overlap option is selectable by SPI. When it is selected the integration state of an image starts as soon as possible, before the end of the previous image.

Figure 18-9 shows ERS mode where the integration is performed line by line

Figure 18-10 shows GS mode where the integration is performed simultaneously in all photodiodes.

Twait is adjusted under SPI control.

Time

Figure 18-9. Overlap / Non-overlap in ERS mode Integration 1 Readout 1 Readout 2 Integration 2 Wait Non- overlap with wait time Time Integration 2 Integration 3 Integration 1 Readout 1 Readout 2 Time Overlap without wait time Integration 1 Readout 1 Integration 2 Integration 3 Readout 3 Readout 2

Overlap with wait time

Time

Figure 18-10. Overlap / Non-overlap in GS mode





In these figures, the integration time is changed for each image to illustrate most of the different cases.

#### 18.2.4 ERS + GR Mode

ERS + GR mode is a combination of ERS and GS modes. It allows the use of true CDS during pixel readout. It can be used for example if a synchronized light pulse is provided by the application. The moving effect may be negligible if the signal without light pulse is only negligibly different from the signal with light pulse.

The overlap option is not possible in ERS+GR mode.

Figure 18-11. ERS with Global Reset

Overlap without wait time



An ERS + GS acquisition sequence includes the following states:

- · Global reset of all photodiodes and sensing nodes
- · Integration stage
- Transfer, conversion and readout line by line (this state starts at the end of the integration of the first line)
- Wait stage

#### 18.2.5 Video Option Definition

For all capture modes, the video option is selectable by SPI. When it is selected the frame period is programmed by SPI and it constrains the integration time to a value less than the frame period

With the video option, overlap is possible

Figure 18-12 gives a timing diagram showing the principle of the video option for GS readout mode with overlap option and 3 ROIs configured with only one repetition.

Figure 18-12. Video mode option



#### Notes:

• For each new frame, the device computes the minimum frame period value needed to correctly apply the integration time, the ROI readout and the wait time (in all frame and mode configurations). If the SPI frame period value is smaller than this minimum value, then the applied frame period is set to the computed value, and the error\_corrupted\_video bit is set to inform the user that the configured value is too small. The actually applied frame\_period can be read in the header.

#### 18.3 Interrupt Functions

#### 18.3.1 Abort Function

This function allows the application to abort the current acquisition sequence. It has no effect if the sensor is in Standby or IDLE state.

The abort is taken into account:

- Immediately when the abort occurs during the integration or wait stage.
- At the end of the current line, when the abort occurs during the readout stage.

The abort sequence is cleared by writing any value in the **abort mbx** register.

When an abort occurs, all the register settings are preserved, so a new acquisition can be started immediately afterward.

Figure 18-13. Abort timing



If an abort occurs during a MIMR sequence, then the sensor is ready to start the first integration of ROI1.

#### 18.3.2 Reset Function

The device can be reset either by:

- Writing in **soft\_reset** see Section 17.2.2
- Applying a low pulse on the RESETN pin (minimum pulse duration is 20 ns).

After a reset, the device returns immediately to the factory default configuration. All registers to be configured with other values must be written again.

# 19. Synchronization Pulse and Timings

The FEN and LEN synchronization signals may be inverted by programming <code>sync\_len\_inv</code> and <code>sync\_fen\_inv</code> in <code><reg\_miscel2></code> see Section 17.3.4

# 19.1 Clock Limits

Table 19-1. Frequency limits

| Parameter                                           | Value |     |     |      |  |
|-----------------------------------------------------|-------|-----|-----|------|--|
| Parameter                                           | Min   | Тур | Max | Unit |  |
| CLK_REF input for PLL                               | 5     | 24  | 50  | MHz  |  |
| CLK_REF input for direct use                        | 5     |     | 120 | MHz  |  |
| CLK_FIX input (if used)                             | 5     |     | 120 | MHz  |  |
| Duty cycle on CLK_REF and CLK_FIX                   | 40    | 50  | 60  | %    |  |
| DATA-CLK , CMOS output (to be able to reach 60 fps) | 85    | 114 | 120 | MHz  |  |
| Duty cycle on DATA-CLK                              |       | 50  |     | %    |  |

# 19.2 Vertical Timings

# 19.2.1 Timing Diagram

Figure 19-1. Vertical timing graph



 Table 19-2.
 Vertical timing specification

| Parameter                  | Symbol | Nominal      | Unit        |
|----------------------------|--------|--------------|-------------|
| Vertical valid data (1)    | Tva    | 1024         | Line period |
| FEN falling to LEN falling | Tfl    | 2 minimum    | DATA_CLK    |
| LEN rising to FEN rising   | TIf    | 2 minimum    | DATA_CLK    |
| Inter-frame time (2)       | Titfr  | Configurable | Line period |

- 1. Depends on ROI and Sub sampling: Tva = (roi\_height + 2 context\_en + histo\_en)
- 2. Titfr = t\_frame\_period Tva

#### 19.2.2 Frame Period Calculation

The sensor runs properly in video mode if the frame period is currently programmed. The following paragraph gives the user a procedure to calculate the minimum frame period value to program (in number of lines) when *roi\_video\_en=1* (in register h0B).

If the frame period is not correct, two flags can warn the user:

- error\_corrupt\_video flag in the register h3E. A bad frame period will set this flag.
- error\_corrupt\_overflow flag in the register h3E: reg\_frame\_period exceeds 65534 (hFFFE) and this
  saturation value is applied.

| <b>Table 19-3.</b> Registers used for frame period calculated |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

|                    | ı                     |                               |
|--------------------|-----------------------|-------------------------------|
| Entries            | Register<br>Address   | Comments                      |
| reg_t_frame_period | h0C                   |                               |
| roiN_t_int_II      | h0E, h1B,<br>h24, h2D | Depends on the ROI used       |
| extra_line_nb      | h04                   | Bits (12:15)                  |
| init_line_nb       | h39                   | Bits (12:14)                  |
| roi_expanded       | h07                   | Bit 8                         |
| roiN_binning_en    | h0A                   | Bit 0,1,2 or 3                |
| t_wait             | h0D                   |                               |
| roiN_t_wait_ext    | h10, h1D,<br>h26, h2F | Depends on the ROI used       |
| roi_histo_en       | h0A                   | Bit 6                         |
| roi_context_out_en | h0A                   | Bit 7                         |
| roi_overlap_en     | h0B                   | Bit 2                         |
| Roi_height         |                       | Calculated in paragraph 7.4.3 |

For the Frame period computation (in number of lines), the user may follow the steps above:

- Program the minimum number of extra-lines (register extra\_line\_nb @ h04)
   extra\_line\_nb = (2 × roiN\_binning\_en + roi\_histo\_en+roi\_context\_out\_en) × 2<sup>roiN\_binning\_en</sup>
- 2. Readout time

```
Treadout = 2 + init_line_nb + (6 × roi_expanded) + roi_height + extra_line_nb +1
```

Minimum frame period

If **overlap\_en** = 0 then:

```
reg_t_frame_period = roiN_t_int_ll + Treadout + t_wait + roiN_t_wait_ext
```

If overlap\_en = 1 then:

```
reg_t_frame_period = MAX(roiN_t_int_ll +1; Treadout + t_wait + roiN_t_wait_ext)
```

The result of the frame period calculation can be read from the context data, depending on the video mode:

- If *video\_en*=1, and reg\_t\_frame\_period = t\_frame\_period\_min: then Actual\_frame\_period = t\_frame\_period,
- If *video\_en*=0, then Actual\_frame\_period = t\_frame\_period\_min

#### 19.2.3 Typical Frame Rate

Table 19-4 gives the possible frame rates in overlap mode with a CLK\_ADC of 114 MHz.

In non-overlap mode, the integration time must be added to Tread.

**Table 19-4.** Frame rate example

| Format | Number of columns | Number of lines | Line Length | T <sub>READ</sub> (ms) | Frame Rate in ERS Mode |
|--------|-------------------|-----------------|-------------|------------------------|------------------------|
| 1.3 MP | 1280              | 1024            | 1792        | 16.4                   | 60.9 fps               |
| 650 kP | 1280              | 512             | 1792        | 8.4                    | 119.6 fps              |
| 650 kP | 640               | 1024            | 1792        | 16.4                   | 60.9 fps               |

Using sub-sampling or windowing reduces the readout time only by the reduced number of lines.

# 19.3 Horizontal Timings

Figure 19-2. Horizontal timing graph



Table 19-5. Horizontal timing specification

| Parameter                        | Symbol | Default ROI | Unit     |
|----------------------------------|--------|-------------|----------|
| Horizontal active pixel (1)      | Tha    | 1280        | DATA_CLK |
| Horizontal inactive pixel (2)    | Thi    | 544         | DATA_CLK |
| Horizontal period <sup>(2)</sup> | Thp    | 1792        | DATA_CLK |

- 1. Depends on ROI and Sub sampling.
- 2. Depends on line length configuration.

# 19.4 Line\_length Calculation

The sensor runs properly if the line length is currently programmed. The following paragraph gives the user a procedure to calculate the minimum line length value to program for correct sensor operation. Line length is calculated in number of CLK\_CTRL period.

If the line length is not correct, two flags can warn the user:

- The *error II\_vs\_conv* flag in the register h3E. A too long conversion time will set this flag.
- The error\_II\_vs\_xfer flag in the register h3E. A too long data readout time will set this flag.

The user must verify both to avoid any line length programming errors.

**Table 19-6.** Registers used for Line Length calculation

| Entries               | Register Address | Comments                    |
|-----------------------|------------------|-----------------------------|
| CLK_CTRL (MHz)        | -                |                             |
| CLK_ADC (MHz)         | -                | See Section 14.             |
| CLK_CHAIN (MHz)       | -                |                             |
| Pixtime_read_5T_width | h49              | Range [0;255]               |
| Pixtime_read_4T_width | h49              | Range [0;255]               |
| Max_offset            | h06              | Range [0;255]               |
| Roi_width             |                  | Calculated in Section 4.4.3 |

The minimum line length value to be programmed in the SPI register (@ h04) is given by the following formula:

$$line\_length min = \frac{max [line\_length\_conv, line\_length\_roi]}{8}$$

For a 4T pixel timing:

$$line\_length\_conv = 4 + 2 \times pixtime\_read\_4T\_width + \frac{(max\_offset + 2^{10} + 40) \times CLK\_CTRL}{CLK\ ADC}$$

$$line\_length\_roi = \frac{ROl\_width \times CLK\_CTRL}{CLK\ CHAIN} + \frac{40 \times CLK\_CTRL}{CLK\ ADC}$$

For a 5T pixel timing:

$$line\_length\_conv = 4 + 2 \times pixtime\_read\_5T\_width + \frac{(max\_offset + 2^{10} + 40) \times CLK\_CTRL}{CLK\ ADC}$$

$$\textit{line\_length\_roi} = \quad \frac{ROl\_width \times CLK\_CTRL}{CLK\_CHAIN} \ + \ \frac{40 \times CLK\_CTRL}{CLK\_ADC}$$

# 19.5 Pixel Timings

Figure 19-3. Data and sync timing diagram



**Table 19-7.** Data and sync timing parameters

| Parameter Definition                                          | Symbol  | Min  | Тур  | Max  | Unit |
|---------------------------------------------------------------|---------|------|------|------|------|
| Clock period                                                  | Тср     | 8.33 | 8.77 | 200  | ns   |
| Clock low time (1)                                            | Tcl     | 3.7  |      |      | ns   |
| Clock high time <sup>(1)</sup>                                | Tch     | 2    |      |      | ns   |
| DATA_CLK to data                                              | Tcd     | -0.9 | -0.2 | +0.7 | ns   |
| DATA_CLK to synch<br>FEN or LEN                               | Tcs     | -1.4 | -0.6 | +0.2 | ns   |
| Falling and rising edges<br>on all signals with 10<br>pF load | Tr / Tf | 0.8  | 1.5  | 2.6  | ns   |

Including the clock input duty cycle 50 +/- 10% and frequency precision.
 Setup times: Tsd = Tcl - Tcd max - Tr / Tss = Tcl - Tcs max - Tr
 Hold times: Thd = Tch - Tcd min - Tr / Ths = Tch - Tcs min - Tr

# 19.6 FLO (Flash Strobe Output)

This signal can be used to control the light source. Several SPI registers are used to define this signal.

This signal may be inverted **sync\_flo\_inv** in **<reg\_miscel2>** see Section 17.3.4 (in the timings FLO is shown non inverted)

The FLO control mode can be selected using *roi\_flash\_mode* in <reg\_ctrl\_cfg> see Section 17.3.8

- FLO signal may be stuck at 1 or at 0 roi\_flash\_mode = h3 or h0 respectively.
- FLO1 can be calculated based on integration time only *roi flash mode* = h1
- FLO2 can be calculated based on integration time plus readout time roi\_flash\_mode = h2
   The timings can be adjusted using t\_flash\_del\_off and t\_flash\_del\_on in <reg\_flash\_delay> see Section 17.3.2

Programming the FLO depends on the selected mode.

#### 19.6.1 FLO in GS Mode

In this mode use only the FLO based on integration time only . (FLO1)

Figure 19-4. FLO timing, serial mode GS



Figure 19-5. FLO timing, overlap mode GS



#### 19.6.2 FLO in 4T + GR Mode

In this mode the FLO based on integration time only should be used. (FLO1). The Flash strobe should be switched off before readout.

Figure 19-6. FLO timing, 4T + GR mode



#### 19.6.3 FLO in 4T ERS Mode

In this mode the FLO based on integration time + readout should be used. (FLO2). Using *t\_flash\_del\_off* at 0 allows all overlap integration conditions.

Figure 19-7. FLO timing, serial mode ERS



# 20. Package Specification

Figure 20-1. CLCC 48 package drawing



Figure 20-2. CLCC 48 Package Pinout drawing



# 21. Input/Output List

**Table 21-1.** I/O list

| Name      | Function / Description                    | I/O                  | Pin N°                           |
|-----------|-------------------------------------------|----------------------|----------------------------------|
| VDD33A    | 3.3 V supply voltage for analog domain    | POWER (1)            | 5, 8, 17                         |
| VDD18A    | 1.8 V Analog power, decoupling            | POWER <sup>(1)</sup> | 9, 18                            |
| VDD18D    | 1.8 V supply voltage for digital domain   | POWER <sup>(1)</sup> | 21, 30, 34, 44                   |
| GND       | Grounds                                   | POWER (2)            | 3, 7, 13, 16, 19, 20, 29, 33, 43 |
| Test      | Test pins                                 | DNC <sup>(3)</sup>   | 10, 11, 12, 47                   |
| RESETN    | Reset control                             | IN                   | 1                                |
| TRIG      | Trigger input with pull-down              | IN                   | 2                                |
| VREFP_1   | VREFP supply for matrix                   | DNC (3)              | 4                                |
| VREFP_2   | VREFP supply for line decoder             | DNC <sup>(3)</sup>   | 6                                |
| ADC_REF_1 | Adjusts ADC range by inserting a resistor | IN/OUT               | 14                               |
| ADC_REF_2 | between these two pins.                   | IN/OUT               | 15                               |
| CLK_FIX   | Clock input fixed                         | IN                   | 22                               |
| CLK_REF   | Reference Clock input                     | IN                   | 23                               |
| DATA_CLK  | Data output clock                         | OUT                  | 24                               |
| DATA 0    | Data 0                                    | OUT                  | 25                               |
| DATA 1    | Data 1                                    | OUT                  | 26                               |
| DATA 2    | Data 2                                    | OUT                  | 27                               |
| DATA 3    | Data 3                                    | OUT                  | 28                               |
| DATA 4    | Data 4                                    | OUT                  | 31                               |
| DATA 5    | Data 5                                    | OUT                  | 32                               |
| DATA 6    | Data 6                                    | OUT                  | 35                               |
| DATA 7    | Data 7                                    | OUT                  | 36                               |
| DATA 8    | Data 8                                    | OUT                  | 37                               |
| DATA 9    | Data 9                                    | OUT                  | 38                               |
| LEN       | Line ENable                               | OUT                  | 39                               |
| FEN       | Frame ENable                              | OUT                  | 40                               |
| SCK       | SPI Clock input                           | IN                   | 41                               |
| MOSI      | SPI Data Input in slave mode,             | IN                   | 42                               |
| MISO      | SPI Data Output in slave mode,            | OUT                  | 45                               |
| CSN       | SPI Chip Select Enable                    | IN                   | 46                               |
| FLO       | Flash Strobe Output                       | OUT                  | 48                               |

<sup>1.</sup> All power pins with the same name must be connected to the same power supply

<sup>2.</sup> All grounds must be connected.

<sup>3.</sup> DNC stands for Do Not Connect

# 22. Document Conventions and Acronyms

Table 22-1. Glossary of acronyms

| B&W  | Black and white                   |
|------|-----------------------------------|
| CDS  | Correlated double sampling        |
| DNC  | Do not connect                    |
| DSNU | Dark signal non-uniformity        |
| ERS  | Electronic rolling shutter        |
| FPN  | Fixed pattern noise               |
| fps  | Frames per second                 |
| GR   | Global reset                      |
| GS   | Global shutter                    |
| IR   | Infrared                          |
| LSB  | Least significant bit             |
| MIMR | Multiple integration multiple ROI |
| MSB  | Most significant bit              |
| MSL  | Moisture sensitivity level        |
| PGA  | Programmable gain amplifier       |
| PRNU | Photo response non-uniformity     |
| ROI  | Region of interest                |
| Sat  | Saturation value                  |
| SIMR | Single integration multiple ROI   |
| SPI  | Serial peripheral interface       |
| Tint | Integration time                  |
|      |                                   |

# 22.1 SPI Register and Bitfield Names

SPI registers and bitfield names are shown in blue bold italics as follows:

example\_reg\_name for the entire register

example\_bitfield\_name in < example\_reg\_name> for part of the register

# 22.2 Numbering Conventions

Hexadecimal numbers are prefixed by "h".

In register descriptions, decimal numbers are prefixed by "d".

# 23. Precautions for Using the Device

### 23.1 Absolute Maximum Ratings

Table 23-1. Absolute maximum ratings

| Parameter                     | Value                               |
|-------------------------------|-------------------------------------|
| VDD18D digital supply voltage | -0.25 V; 2.2 V                      |
| VDD18A analog supply voltage  | -0.25 V; 2.2 V                      |
| VDD33A analog supply voltage  | -0.25 V; 4 V                        |
| DC voltage at any input pin   | -0.25 V; V <sub>DD18D</sub> +0.25 V |
| Storage temperature           | -40°C to + 85°C                     |
| Operating temperature         | -30°C to + 65°C                     |

- Stresses above those listed under Absolute Maximum Ratings might cause permanent device failure. Functioning at or above these limits is not recommended.
- Exposure to absolute maximum ratings for extended periods might affect reliability.
- All power pins with the same name must be connected to the same power supply.
- All grounds must be connected.

#### 23.2 ESD

The EV76C560 is resistant up to 2 kV (HBM). To avoid accumulation of charges and to prevent electrical field formation, the following precautions must be taken during manipulation:

- Wear anti-static gloves or finger cots, anti-static clothes and shoes.
- Protect workstation with a conductive ground sheet.
- Use conductive boxes.

### 23.3 Cleaning the Window

The EV76C560 sensor is an optical device. All precautions must be taken to prevent dust or scratches on the input window. If the window needs to be cleaned, use the procedure described here.

# 23.3.1 Equipment

- Ethanol.
- Cleaning medium (wipes, optical paper, cotton buds).
- Filtered blow-off gun (preferably with static charge neutralizing capability).
- Area protected from electrostatic discharges and equipped with ground straps.

#### 23.3.2 Preparations

- Wear vinyl gloves or finger cots without talcum powder.
- Make use of anti-ESD equipment: ground straps, ionizers etc.

#### 23.3.3 Recommendations

- Never clean with a dry cleaning medium.
- Soak the cleaning medium with alcohol and do not pour it directly on the window.
- · Clean the window only if necessary.

#### 23.3.4 Operating Procedure

- Clean the glass window with an air-jet (using the blow-off gun).
- If stains or dust remain;
  - Soak the cleaning medium with alcohol and wipe the glass window in a single movement from one side to another.
  - Always use a clean part of the cleaning medium for each new attempt.
  - Adapt the speed of the wiping action to let alcohol evaporate without leaving traces.
  - Optionally, use the blow-off gun to clean the window once more.

# 24. Standards Compliance

The EV76C560 sensor conforms to the following standards:

- RoHS compliant
- Product qualification according to JEDEC JESD47
- · MSL 3 compliant

# 25. Ordering Codes

- EV76C560ABT-EQV for Black and White product
- EV76C560ACT-EQV for Bayer product

For other packaging or other CFA please contact e2v.

The sensors are delivered in Jedec trays.

# **Table of Contents**

| 1  | Typica  | al Performance Data                   | 2  |
|----|---------|---------------------------------------|----|
| 2  | Senso   | or Overview                           | 3  |
| 3  | Standa  | ard Configuration                     | 4  |
|    | 3.1     | Sensor Settings                       | 4  |
|    | 3.2     | Application Information               | 5  |
|    | 3.3     | Electrical Levels                     | 6  |
| 4  | Matrix  | · · · · · · · · · · · · · · · · · · · | 7  |
|    | 4.1     | Useful Area Definition                | 7  |
|    | 4.2     | CFA (Color Filter Array)              | 8  |
|    | 4.3     | Pixels                                | 8  |
|    | 4.4     | Region Of Interest (ROI)              | 9  |
| 5  | 10-Bit  | ADC                                   | 19 |
|    | 5.1     | Analog Gain                           | 19 |
|    | 5.2     | External Resistor Choice              | 20 |
| 6  | Clamp   | and Offset Adjustment                 | 20 |
| 7  | Digital | l Gain                                | 23 |
| 8  | Defect  | tive Pixel Correction                 | 23 |
| 9  | Binnin  | ng                                    | 24 |
| 10 | Histog  | grams                                 | 25 |
| 11 | 10 to 8 | 8-Bit Compression                     | 26 |
| 12 | Conte   | xt                                    | 27 |
| 13 | Mux O   | Out                                   | 29 |
| 14 | Timing  | g Generator and Power Management      | 29 |
| 15 | Clock   | Generator                             | 30 |
|    | 15.1    | PLL                                   | 31 |
|    | 15.2    | Internal Oscillator                   | 33 |
|    | 15.3    | Nominal Clock Configurations          | 34 |
| 16 | Test P  | Pattern Generator                     | 34 |
|    | 16 1    | Moving Test Pattern                   | 35 |

|    | 16.2                             | Fixed Test Pattern              | 36  |
|----|----------------------------------|---------------------------------|-----|
|    | 16.3                             | Functional Test Pattern         | 36  |
| 17 | SPI                              |                                 | 37  |
|    | 17.1                             | Register Summary Tables         | 37  |
|    | 17.2                             | 8-Bit Register Descriptions     | 43  |
|    | 17.3                             | 16-Bit Register Descriptions    | 45  |
|    | 17.4                             | SPI Timing                      | 77  |
| 18 | Senso                            | r States                        | 79  |
|    | 18.1                             | Static States                   | 79  |
|    | 18.2                             | Active States                   | 80  |
|    | 18.3                             | Interrupt Functions             | 86  |
| 19 | Synch                            | ronization Pulse and Timings    | 88  |
|    | 19.1                             | Clock Limits                    | 88  |
|    | 19.2                             | Vertical Timings                | 89  |
|    | 19.3                             | Horizontal Timings              | 91  |
|    | 19.4                             | Line_length Calculation         | 92  |
|    | 19.5                             | Pixel Timings                   | 93  |
|    | 19.6                             | FLO (Flash Strobe Output)       | 93  |
| 20 | Packa                            | ge Specification                | 96  |
| 21 | Input/0                          | Output List                     | 98  |
| 22 | Docun                            | nent Conventions and Acronyms   | 99  |
|    | 22.1                             | SPI Register and Bitfield Names | 99  |
|    | 22.2                             | Numbering Conventions           | 99  |
| 23 | Precautions for Using the Device |                                 | 100 |
|    | 23.1                             | Absolute Maximum Ratings        | 100 |
|    | 23.2                             | ESD                             | 100 |
|    | 23.3                             | Cleaning the Window             | 100 |
| 24 | Standa                           | ards Compliance                 | 101 |
| 25 | Ordering Codes                   |                                 |     |

# e<sub>2</sub>v

#### How to reach us

Home page: www.e2v.com

Sales offices:

Europe Regional sales office

e2v Itd

106 Waterhouse Lane

Chelmsford Essex CM1 2QU

England

Tel: +44 (0)1245 493493 Fax:: +44 (0)1245 492492 E-Mail: enquiries@e2v.com

e2v sas

16 Burospace

F-91572 Bièvres Cedex

France

Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 E-Mail: enquiries-fr@e2v.com

e2v gmbh

Industriestraße 29 82194 Gröbenzell

Germany

Tel: +49 (0) 8142 41057-0
Fax:: +49 (0) 8142 284547
E-Mail: enquiries-de@e2v.com

Americas

e2v inc

520 White Plains Road

Suite 450 Tarrytown NY 10591

USA

Tel: +1 (914) 592 6050 or 1-800-342-5338,

Fax:: +1 (914) 592-5148

E-Mail: enquiries-na@e2v.com

Asia Pacific

e2v Itd

11/F.,

Onfem Tower,

29 Wyndham Street,

Central, Hong Kong

Tel: +852 3679 364 8/9

Fax: +852 3583 1084

E-Mail: enquiries-ap@e2v.com

Product Contact:

e2v

Avenue de Rochepleine

BP 123 - 38521 Saint-Egrève Cedex

France

Tel: +33 (0)4 76 58 30 00

Hotline:

hotline.EyeOnSi@e2v.com

Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.