# Final Exam Preparation

CS 3853 Computer Architecture, Spring 2020

#### Wei Wang

Computer Science University of Texas at San Antonio

#### Goals and Topics

- ► The goal is to help you systematically review the basic knowledge in Computer Architecture.
  - Only basic knowledge is tested.
  - No trick questions.
- ► Topics for this exam:
  - Everything



#### Location, Time and Logistics

- ► May 11th, 03:00am-04:50am 2020, Monday, through Blackboard
  - Exam is designed to be 90 minutes long, but you have 110 minutes to do it.
- Close-book, close-notes, close everything
- You can use a calculator, but no cellphones.
  - The math is simple, you probably won't need a calculator.
- Do not waste time if you stuck on a problem, move forward and revisit the problem later.
- ► The exam have Conceptual questions and Problems.
  - The problems will be similar as those in the assignments, midterm exams and the example questions.

cache

Ly pipelining, bre branch pred

#### Materials to Review

- ► Slides, all questions are from slides
  - Make sure to always get the latest slides. I will update them to fix errors.
- Assignments
- Past exams.
- ► Example questions. -> in elis presentation
- ► You can check out the textbooks, but it is not required.
  - There are some differences in the details between my slides and the textbooks. Please follow my slides in those cases.

#### Introduction

- ► The three topics in Computer Architecture
  - ISA, micro-arch and system architecture.
- ► The definitions of Moore's Law and Dennard Scaling.
- ► The impact of the failure of Dennard Scaling.
- Design metrics for computer architectures:
  - Performance, cost, availability and power dissipation
- ► The definition of Von Neumann architecture and Harvard Architecture.

#### Instruction Set Architecture

- Be able to read basic instructions with source and destination operands.
  - Know the basic syntax.
- ► Four source devices for operands and their examples.
  - Stack, x86 FP instructions.
  - Accumulator, x86 multiplication/division instructions.
  - Register-Register, most RISC ISAs.
    - Register-Memory, most CISC ISAs.
- Know all addressing modes and their examples from the slides.
  - Be able to write and recognize an addressing mode.
  - Especially the example for addressing elements in two-dimensional arrays.
- Fixed-length and variable length ISAs.
  - Their definitions, advantages and disadvantages.

#### Instruction Set Architecture cont'd

- ► CISC and RISC
  - The full names of CISC and RISC.
  - Examples ISAs of CISC and RISC.
  - The features of CISC and RISC (slide 50 from the ISA lecture)
  - CISC vs. RISC
    - CISC has better programmability, smaller code sizes
    - ► RISC is very easy to implement, thus having fewer transistors and better energy efficiency.
  - Modern processors mostly use RISC internally.
- ► Five stages of ISA implementations: IF, ID, EXE, MEM and WB
  - And what does each stage do (slide 59 and 69 of the ISA lecture)
- ► SIMD instructions, definition and examples
  - Examples: MMX, SSE, AVX, 3D!Now

#### Computer Arithmetic

- Remember the binary representations of numbers 0 to 15.
- ► Two's complement encoding.
  - Be able to write two's complement encoding given a decimal number.
  - Why two's complement?
  - The problem is similar to the one from Assignment 2.
- Floating point encoding.
  - Be able to write 32-bit encoding given a binary real number.
  - The problem is similar to the one from Assignment 2.
- ► Know the four logic gates, and know that logic gates are used to construct functional units.

#### **Performance Metrics**

- Why use benchmarks and simulators?
- Know the definition of MIPS, MFLOPS, CPI and IPC.
- ▶ Problems, very similar to those in Assignment 2.
  - Be able to compute average, weighted average, geometric and harmonic mean given some execution times.
  - Amdahl's Law
    - Review the equations and examples in the slides for Amdahl's Law.
    - You should be able to compute the overall speedup given a percentage of enhance-able part and a speedup.
- Know the relationship of instructions per program, cycles per instruction (CPI) and cycles per second (frequency).

#### Basic CPU Implementation

- Know the five stages of basic RISC and know what does each stage do.
  - IF, ID, EX, MEM and WB.
  - In particular, ID and MEM each has two operations.
- Understand the multiplexer.
  - A multiplexer is a device that selects one of several inputs.
  - A multiplexer is controlled by the control signal.
  - Know where the multiplexers are used in CPU, e.g., the selection of source operands for the ALU.
- Clock signals: edges, read and write at different edges.
- ► The data paths for three types of instructions: ALU, memory and branch instructions.

#### Basic CPU Implementation cont'd

- The CPU components/functional units used in each stage of execution.
  - There are questions about these components and their connections.
- Multi-cycle CPU design.
  - The benefits of multi-cycle CPU design.
- Exceptions
  - The definition of exceptions and interrupts.
  - The Control (unit) is responsible for handling exceptions.

## **Pipelining**

- Know the solutions to all types of hazards
  - Slide 37 has a summary of these solutions.
  - You also need to know whether a solution can properly solve the hazards or not. In particular,
    - Why only branch prediction is the only practical solution to control hazard? Why other solutions do not work well?
    - Does data bypassing/forwarding eliminate stalls? And why?
  - In particular, pay attention to the reordering of instructions.
     Please see the example on Slide 21.
- ► The definition superscalar CPUs.
- At least one problem about pipelining. The problem is similar to those in assignment 3 and midterm2
  - In particular, you need to know how the pipeline works when stalling is the only solution to the hazards.

#### **Branch Prediction**

- ► The basic two-bit saturate counter for branch prediction.
  - You need to memorize the state machine.
- Know the implementation of Branch Prediction Buffer and Branch Target Buffer.
  - What components do these two buffers have?
  - How does a branch locates its entries in these two buffers?
- Correlating branch prediction
  - Why does correcting branch prediction work for some branches?
  - Why does correlating branch prediction not work form some branches?
  - The implementation of correlating branch prediction with Global Branch History Register (GBHR) and two-bit saturate counters.
- ► There will be one problem about branch prediction, similar to the last question of Assignment 3 and the one in midterm 2.

#### Introduction to Cache

- Know the basic types of memory devices: registers, L1 cache, L2 cache, L3 cache, SSD and HDD.
  - In particular, their relative speeds and maximum size.
- Why do caches improve performance?
   Temporal and spatial locality. → reuse data
- ► Basic terminologies: cache hit, cache miss, hit rate, miss rate and block/cache-lines.
- ► Miss penalty = access time + transfer time.
- ► Four policies about caches: cache line identification policy, cache line placement policy, cache line replacement policy and write strategy.
- ► A cache frame includes data, tag and state bits.

# Cache Designs 1 dent. 7: cot: a

- Cache Placement Policies
  - Understand the designs of direct-mapped, fully-associative
     and set-associative caches
    - ► A direct-mapped cache is a <u>set-associative</u> cache with **One Way**.
    - A fully-associative cache is a set-associative cache with **One Set**.
  - Know the pros and cons of these three types of caches.
    - ► Which one is the fastest/slowest? → fully-ass
    - ▶ Which one has the lowest righest cache miss rates?
  - Given a cache configuration, you should be able to compute the numbers of ways and sets, and can determine the mapping of an memory address to a particular set.
    - ► See the example problem at Slide 19.

### Cache Designs cont'd

- For <u>set-associative</u> cache, how to determine the best number of <u>ways</u>?
  - Using benchmarks and simulators (you did this in the project).
  - Be able to compute the AMATs like those in the table of the slide 53 of the "Cache Designs" lecture.
    - ► Also see the example problem.
- ► Know the definition of 3 C's: Compulsory miss, Capacity miss and Conflict miss.
  - Compulsory misses are determined by program behaviors and are generally not affected by cache configurations.
  - Larger caches have fewer capacity misses.
  - More ways reduce conflict misses.

## Cache Designs cont'd

- Cache Replacement Policy
  - Know the LRU algorithm. Given a sequence of memory accesses and a cache, you should be able to compute the number of cache misses.
    - Check out the example in the lecture slides.
    - ► Also, check out the example problem at Slide 20.
  - Know that LRU algorithms are implemented with approximations in the hardware.
    - ▶ No need to remember the clock algorithm.

NRU

Spring 2020

## Cache Designs cont'd

- ► Write Policy → Write to data (if data in cache (w to man)

   Write-back + write-allocate

  Pros: fewer DRAM writes: f
  - DRAM bandwidth and power;
  - ► Cons: cache and DRAM inconsistent; evictions may be longer; may increase cache miss rates (streaming writes pollute caches) -> 210 1 8 tream vr. ces
  - Write-through + no-write-allocate
    - Pros: cache and DRAM are consistent (good for I/O memory); easier to implementation; does not pollute cache.
    - Cons: Slow writes; need more DRAM bandwidth and power.
    - Write buffers are used to improve write speed and reduce DRAM bandwidth usage.
    - Write buffers can also serve read <u>requests</u>.
    - Write buffer sizes and flush rates must be properly determined.

## Example Question: Cache Placement Policy

- ► Consider a 2MB 4-way cache with 32-Byte cache lines; assume memory addresses are 32 bits. ► How many sets are there? > 16 € > 16 € 2MB = 4 x # of 2005 x 3~B Seto How many bits are needed for offset? 31B = 1 EB = 56:21 for offset How many bits are needed for set index? 16K sets =) 2 sets =) 14 bits for our index How many bits are there for the tag? 32 bits - 5 bits - 14 bits = 13 bits for tag Given an memory address 0xBFF1F54D, which set does it map to? What are its tag and offset? 1111 0002 1111 0101 0100
  - total coche Size ways + # of sets + ca

## Example Question: Cache Placement Policy

- Consider a 2MB 4-way cache with 32-Byte cache lines; assume memory addresses are 32 bits.
- ► How many sets are there?
  - $-\frac{2MB}{(4ways/set)\times 32B}=16384$  sets
- ► How many bits are needed for offset?
  - $-\log_2 32 = 5$  bits
- ► How many bits are needed for set index?
  - $-\log_2 16384 = 14$  bits
- ► How many bits are there for the tag?
  - 32 bits 5 bits 14 bits = 13 bits
- ► Given an memory address 0xBFF1F54D, which set does it map to? What are its tag and offset?
  - Its set index is 0b00 1111 1010 1010 or 0x0FAA.
  - Its offset is  $0b0\ 1101$  or 0x0D.
  - Its tag is 0*b*1 0111 1111 1110 or 0*x*1*FE*.

► Consider the following set of an LRU cache,



| Way | Data |
|-----|------|
| 0   | Α    |
| 1   | С    |
| 2   | D    |
| 3   | E    |

► If next request accessing data at address *B*, what do the set and the queue look like after this request?



| Parce         |
|---------------|
| $\mathcal{B}$ |
| C             |
| D             |
| 4             |
|               |

► Consider the following set of an LRU cache,

LRU Q: E D C A

| Way | Data |
|-----|------|
| 0   | Α    |
| 1   | С    |
| 2   | D    |
| 3   | Ε    |

► If next request accessing data at address *B*, what do the set and the queue look like after this request?

LRU Q: B E D C

| Way | Data |
|-----|------|
| 0   | В    |
| 1   | C    |
| 2   | D    |
| 3   | E    |

► Consider the following set of an LRU cache,

LRU Q: E D C A

| Way | Data |
|-----|------|
| 0   | Α    |
| 1   | С    |
| 2   | D    |
| 3   | Ε    |

► If the 2nd request accessing data at address *D*, what do the set and the queue look like after this request?

► Consider the following set of an LRU cache,

LRU Q: E D C A

| Way | Data |
|-----|------|
| 0   | Α    |
| 1   | С    |
| 2   | D    |
| 3   | E    |

► If the 2nd request accessing data at address *D*, what do the set and the queue look like after this request?

LRU Q: D B E C

| Way | Data |
|-----|------|
| 0   | В    |
| 1   | C    |
| 2   | D    |
| 3   | E    |

► Consider the following set of an LRU cache,

LRU Q: E D C A

| Way | Data |
|-----|------|
| 0   | Α    |
| 1   | С    |
| 2   | D    |
| 3   | E    |

► If the 3rd and 4th requests accessing data at addresses *C* and *A*, what do the set and the queue look like after these two requests?

Consider the following set of an LRU cache,

LRU Q: E D C A

| Way | Data |
|-----|------|
| 0   | Α    |
| 1   | С    |
| 2   | D    |
| 3   | Ε    |

► If the 3rd and 4th requests accessing data at addresses *C* and *A*, what do the set and the queue look like after these two requests?

LRU Q: A C D B

| Way | Data |
|-----|------|
| 0   | В    |
| 1   | С    |
| 2   | D    |
| 3   | Α    |

## Example Question: Instruction Scheduling

► Consider the following instructions:

$$mov\ R0,\ [100]$$
 $RAW\ dep\ mov\ R1,\ [R0+20]\ add\ R2,R0,R1\ starr\ add\ R3,R4,R5\ add\ R6,R7,R8$  (1)

How to reorder these instructions to avoid pipeline stalls?

### Example Question: Instruction Scheduling

► Consider the following instructions:

$$mov \ R0, \ [100]$$
 $mov \ R1, \ [R0 + 20]$ 
 $add \ R2, R0, R1$  (1)
 $add \ R3, R4, R5$ 
 $add \ R6, R7, R8$ 

How to reorder these instructions to avoid pipeline stalls?

### Example Question: AMAT

▶ If a specific cache design has 2% miss rate for a set of benchmarks with a hit latency of 20 cycles and a miss penalty of 200 cycles. What is the AMAT for this cache?

AMAT = 20 + 200 + 12 = 24 cycles

▶ If another cache design has 5% miss rate for the same set of benchmarks with a hit latency of 13 cycles and a miss penalty of 200 cycles. What is the AMAT for this cache?

AMAT: 13 + 200 + € 7 = 23 Cycles

Which cache design is better?

2nd one

### **Example Question: AMAT**

- ► If a specific cache design has 2% miss rate for a set of benchmarks with a hit latency of 20 cycles and a miss penalty of 200 cycles. What is the AMAT for this cache?
  - The AMAT is  $20 + 2\% \times 200 = 24$  cycles.
- ► If another cache design has 5% miss rate for the same set of benchmarks with a hit latency of 13 cycles and a miss penalty of 200 cycles. What is the AMAT for this cache?
  - The AMAT is  $13 + 5\% \times 200 = 23$  cycles.
- ► Which cache design is better?
  - The second cache design is better as it has a smaller AMAT.