

### 1702A

# 2K (256 x 8) UV ERASABLE PROM

| 1702A-2 | 0.65 us Max. |
|---------|--------------|
| 1702A   | 1.0 us Max.  |
| 1702A-6 | 1.5 us Max.  |

■ Fast Access Time: Max. 650 ns (1702A-2)

 Fast Programming: 2 Minutes for all 2048 Bits

 All 2048 Bits Guaranteed\* Programmable: 100% Factory Tested Static MOS: No Clocks Required

 Inputs and Outputs DTL and TTL Compatible

Three-State Output: OR-tie Capability

The 1702A is a 256 word by 8-bit electrically programmable ROM ideally suited for uses where fast turnaround and pattern experimentation are important. The 1702A undergoes complete programming and functional testing prior to shipment, thus insuring 100% programmability.

Initially all 2048 bits of the 1702A are in the "0" state (output low). Information is introduced by selectively programming "1"s (output high) in the proper bit location. The 1702A is packaged in a 24 pin dual in-line package with a transparent lid. The transparent lid allows the user to expose the 1702A to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device.

The circuitry of the 1702A is completely static. No clocks are required. Access times from 650ns to 1.5µs are available. A 1702AL family is available (see 1702AL data sheets for specifications) for those systems requiring lower power dissipation than the 1702A.

The 1702A is fabricated with silicon gate technology. This low threshold technology allows the design and production of higher performance MOS circuits and provides a higher functional density on a monolithic chip than conventional MOS technologies.

\*Intel's liability shall be limited to replacing any unit which fails to program as desired.



NOTE: In the read mode a logic 1 at the address inputs and data outputs is a high and logic 0 is a low.

U.S. Patent No. 3660819

#### PIN CONNECTIONS

The external lead connections to the 1702A differ, depending on whether the device is being programmed or used in read mode (see following table). In the programming mode, the data inputs 1-8 are pins 4-11 respectively. The programming voltages and timing are shown in the Data Catalog ROM and PROM Programming Instructions section.

| PIN         | 12<br>(V <sub>CC</sub> ) | 13<br>(Program) | 14<br>(CS) | 15<br>(V <sub>BB</sub> ) | 16<br>(V <sub>GG</sub> ) | 22<br>(V <sub>CC</sub> ) | 23<br>(V <sub>CC</sub> ) | 24<br>(V <sub>DD</sub> ) |
|-------------|--------------------------|-----------------|------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|
| Read        | V <sub>CC</sub>          | V <sub>CC</sub> | GND        | Vcc                      | $V_{GG}$                 | V <sub>CC</sub>          | Vcc                      | $V_{DD}$                 |
| Programming | GND                      | Program Pulse   | GND        | V <sub>BB</sub>          | Pulsed V <sub>GG</sub>   | GND                      | GND                      | Pulsed V <sub>DD</sub>   |

### **Absolute Maximum Ratings\***

| Ambient Temperature Under Bias10°C to +80°C     |
|-------------------------------------------------|
| Storage Temperature65 °C to +125 °C             |
| Soldering Temperature of Leads (10 sec) +300°C  |
| Power Dissipation 2 Watts                       |
| Read Operation: Input Voltages and Supply       |
| Voltages with respect to $V_{CC}$ +0.5V to -20V |
| Program Operation: Input Voltages and Supply    |
| Voltages with respect to V <sub>CC</sub>        |

#### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

### D.C. and Operating Characteristics $T_A = 0^{\circ}C$ to 70°C, $V_{CC} = \sqrt{5}V \pm 5\%$ , $V_{DD} = \sqrt{9}V \pm 5\%$ , $V_{GG} = -9V \pm 5\%$ , **READ OPERATION**

unless otherwise noted.

|                    |                                               | 1702A, 1702A-6 Limits |         | 1702A-2 Limits       |                      |         |                      |      |                                                                                                    |
|--------------------|-----------------------------------------------|-----------------------|---------|----------------------|----------------------|---------|----------------------|------|----------------------------------------------------------------------------------------------------|
| Symbol             | Test                                          | Min.                  | Typ.[1] | Max.                 | Min.                 | Typ.[1] | Max.                 | Unit | Conditions                                                                                         |
| Li                 | Address and Chip Select<br>Input Load Current |                       |         | 1                    |                      |         | 1                    | μА   | V <sub>IN</sub> = 0.0V                                                                             |
| I <sub>LO</sub>    | Output Leakage Current                        |                       |         | 1                    |                      |         | 1                    | μΑ   | V <sub>OUT</sub> = 0.0V, CS = V <sub>IH2</sub>                                                     |
| DD1 <sup>[1]</sup> | Power Supply Current                          |                       | 35      | 50                   |                      | 40      | 60                   | mA   | $\overline{CS} = V_{1H2}$ , $I_{OL} = 0.0 \text{mA}$ ,<br>$T_A = 25^{\circ}\text{C}$ , Continuous  |
| I <sub>DD2</sub>   | Power Supply Current                          |                       | 32      | 46                   |                      | 37      | 55                   | mA   | $\overline{CS} = 0.0V$ , $I_{OL} = 0.0mA$ ,<br>$T_A = 25^{\circ}C$ , Continuous                    |
| l <sub>DD3</sub>   | Power Supply Current                          |                       | 38      | 60                   |                      | 43      | 65                   | mA   | $\overline{CS} = V_{IH2}, I_{OL} = 0.0 \text{mA},$<br>$T_A = 0^{\circ}\text{C}, \text{Continuous}$ |
| I <sub>CF1</sub>   | Output Clamp Current                          |                       | 8       | 14                   |                      | 7       | 13                   | mA   | $V_{OUT} = -1.0V$ ,<br>$T_A = 0^{\circ}C$ , Continuous                                             |
| l <sub>CF2</sub>   | Output Clamp Current                          |                       | 7       | 13                   |                      | 6       | 12                   | mA   | V <sub>OUT</sub> = -1.0V,<br>T <sub>A</sub> = 25°C, Continuous                                     |
| I <sub>GG</sub>    | Gate Supply Current                           |                       |         | 1                    |                      |         | 1                    | μΑ   |                                                                                                    |
| V <sub>IL1</sub>   | Input Low Voltage<br>for TTL Interface        | -1                    |         | 0.65                 | -1                   |         | 0.65                 | ٧    |                                                                                                    |
| V <sub>IL2</sub>   | Input Low Voltage<br>for MOS Interface        | V <sub>DĐ</sub>       |         | V <sub>CC</sub> -6   | V <sub>DD</sub>      |         | V <sub>CC</sub> -6   | ٧    |                                                                                                    |
| V <sub>IH1</sub>   | Addr. Input High Voltage                      | V <sub>CC</sub> -2    |         | V <sub>CC</sub> +0.3 | V <sub>CC</sub> -2   |         | V <sub>CC</sub> +0.3 | V    |                                                                                                    |
| V <sub>1H2</sub>   | Chip Sel. Input High Volt.                    | V <sub>CC</sub> -2    |         | V <sub>CC</sub> +0.3 | V <sub>CC</sub> -1.5 |         | V <sub>CC</sub> +0.3 | ٧    |                                                                                                    |
| loL                | Output Sink Current                           | 1.6                   | 4       |                      | 1.6                  | 4       |                      | mΑ   | V <sub>OUT</sub> = 0.45V                                                                           |
| Іон                | Output Source Current                         | -2.0                  |         |                      | -2.0                 |         |                      | mA   | V <sub>OUT</sub> = 0.0V                                                                            |
| VOL                | Output Low Voltage                            |                       | -3      | 0.45                 |                      | -3      | 0.45                 | ٧    | I <sub>OL</sub> = 1.6mA                                                                            |
| V <sub>OH</sub>    | Output High Voltage                           | 3.5                   | 4.5     |                      | 3.5                  | 4.5     |                      | ٧    | I <sub>OH</sub> = -200μA                                                                           |

Note 1: Typical values are at nominal voltages and TA = 25°C.

### A.C. Characteristics

 $T_A = 0^{\circ} C$  to +70°C,  $V_{CC} = +5V \pm 5\%$ ,  $V_{DD} = -9V \pm 5\%$ ,  $V_{GG} = -9V \pm 5\%$  unless otherwise noted

| Symbol          | Test                     | 1702A<br>Limits | 1702A-2<br>Limits | 1702A-6<br>Limits | Unit |
|-----------------|--------------------------|-----------------|-------------------|-------------------|------|
|                 |                          | Min. Max.       | Min. Max.         | Min. Max.         |      |
| Freq.           | Repetition Rate          | 1               | 1.6               | 0.66              | MHz  |
| tон             | Previous Read Data Valid | 0.1             | 0.1               | 0.1               | μs   |
| tACC            | Address to Output Delay  | 1               | 0.65              | 1.5               | μs   |
| t <sub>CS</sub> | Chip Select Delay        | 0.1             | 0.3               | 0.6               | μs   |
| tco             | Output Delay From CS     | 0.9             | 0.35              | 0.9               | μs   |
| t <sub>OD</sub> | Output Deselect          | 0.3             | 0.3               | 0.3               | μs   |

# Capacitance \* T<sub>A</sub> = 25°C

| SYMBOL           | TEST               | TYPICAL | MAXIMUM | UNIT | CONDITIONS                                              |
|------------------|--------------------|---------|---------|------|---------------------------------------------------------|
| C <sub>IN</sub>  | Input Capacitance  | 8       | 15      | pF   | $V_{IN} = V_{CC}$ All unused pins                       |
| C <sub>OUT</sub> | Output Capacitance | 10      | 15      | pF   | $V_{OUT} = V_{CC}$ are at A.C. $V_{GG} = V_{CC}$ ground |

<sup>\*</sup>This parameter is periodically sampled and is not 100% tested.

### **Switching Characteristics**

#### Conditions of Test:

Input pulse amplitudes: 0 to 4V;  $t_R$ ,  $t_F \le 50$  ns Output load is 1 TTL gate; measurements made at output of TTL gate ( $t_{PD} \le 15$  ns),  $C_L = 15pF$ 

#### A) READ OPERATION



# B) DESELECTION OF DATA OUTPUT IN OR-TIE OPERATION



## **Typical Characteristics**



**OUTPUT CURRENT VS.** 







OUTPUT VOLTAGE (VOLTS)





