#### **Chapter IV**

# Layout design techniques

- Design for yield
- Matching and Vos
- Area optimization
- Routing, current density and noise

- MOS process is not perfect:
  - All technology
     parameters are characterized
     statistically
  - Manufacturing defects are inevitable



yield < 1 !!!

- MOS process is not perfect:
  - All technology
     parameters are
     characterized
     statistically



Mobility and density of carriers, tox,  $V_{TH}$ , sheet resistance, capacity density, all simulation parameters,... are characterized statistically

Mobility and density of carriers, tox,  $V_{TH}$ , sheet resistance, capacity density, all simulation parameters,... are characterized statistically



### Design must be robust to process parameters

#### variation

Validation through:

- Corner simulation
- Monte Carlo Simulation



0.25 0.20 0.25





Design must be robust to process parameters

variation

Validation through:

Corner simulation





- Simulate with all combinations of extreme

process, voltage, temperature,...
(all devices have the same conditions)

Voltage Process

Monte Carlo Simulation
 Individual values are assined to each device





emperature

MOS process is not perfect:

• It is characterized by a density of **defects** 

(ex: # defects / cm<sup>2</sup>)

- Defects can cause:
  - Hard faults
  - Parametric faults





yield < 1 !!!

Production test is mandatory to identify defective chips





Package testing



Different from characterization test



 Fault coverage (FC) is a metric to quantify the quality of the test

FC = #detected faults / #faults

 FC metric is based on a fault model – electrical model of possible impact of defects

Ex: Line-Stuck-At fault model (LSAO, LSA1) assumes that each defect impacts a circuit net like a short to ground or to the supply

- Summary of main concepts in IC testing:
  - Defects occur in CMOS process: (yield < 1)</li>
  - Production test is mandatory
  - Fault coverage evaluates test quality

H

 Defect Level = number of defective parts that pass production test (unit is ppm)

- Minimization of Defect Level through:
  - Design for high yield
  - Test preparation for high fault coverage
- Yield increases with die area reduction:





- Die area reduction
- Add redundancy





- Die area reduction
- Add redundancy





- Die area reduction
- Add redundancy
- Use DFY / DFM design rules (design for yield / design for manufacturability)



#### **Chapter IV**

# Layout design techniques

- Design for yield
- Matching and Vos
- Area optimization
- Routing, current density and noise

Matching is required when the circuit performance depends on the correlation between parameters of different devices

Examples of circuits where matching is mandatory:

- Differential pairs in order to limit the offset voltage (Vos)
- Current mirrors in order to limit the current mirror error
- Resistive divider in order to limit the division error and to minimize area
- Switching capacitors in order to limit function error

#### **Common-Centroid Layout:**

Matching obtained by dividing the gates in two





Topology: <sub>D</sub>A<sub>S</sub>B<sub>D</sub>B<sub>S</sub>A<sub>D</sub>



#### Examples of interdigitized MOS topologies:

$$1. \left( {_{\mathbf{D}}} \mathbf{A}_{\mathbf{S}} \mathbf{B}_{\mathbf{D}} \mathbf{B}_{\mathbf{S}} \mathbf{A} \right)_{\mathbf{D}}$$

$$A:B = 1:1$$

$$2. \left(_{S} A_{D} A\right) \left(_{S} B_{D} B_{S} B_{D} B\right) \left(_{S} A_{D} A_{S}\right)$$

3. 
$$(_{S}A_{D}A_{S}B_{D}B)_{S}(B_{D}B_{S}A_{D}A_{S})$$

$$4. \left( {_{\mathbf{S}}\mathbf{A}_{\mathbf{D}}\mathbf{A}_{\mathbf{S}}\mathbf{B}_{\mathbf{D}}\mathbf{B}_{\mathbf{S}}\mathbf{A}_{\mathbf{D}}\mathbf{A}} \right)_{\mathbf{S}}$$

$$A:B = 2:1$$

5. 
$$(_{S}A_{D}A_{S}B_{D}B_{S}C_{D}C)_{S}(C_{D}C_{S}B_{D}B_{S}A_{D}A_{S})$$

$$A:B:C = 1:1:1$$

Common-Centroid layout design guidelines:

- 1. Placement: The geometric center of the devices to match must be very near
- 2. **Symmetry**: The layout of the devices must be evenly distributed in both directions: x and y
- 3. **Regularity**: Partial devices must be distributes uniformly
- 4. **Dispersion**: The layout must be as compact and square as possible
- 5. **Orientation**: The number of partial devices oriented in each direction must be the same for each device to be match
- 6. **Dummys**: ensure that devices at the perimeter of the structure are produced in the same conditions as devices internal to the structure



• A B / B A compliant with the orientation guideline

Dummy transistors are also placed (and connected accordingly) in the schematic in order to ensure a clean LVS



Common-Centroid

Dividing each transistor in 4 transistors

$$\begin{array}{c} {}_{D}\boldsymbol{A}_{S}\boldsymbol{B}_{D}\boldsymbol{B}_{S}\boldsymbol{A}_{D} \\ {}_{D}\boldsymbol{B}_{S}\boldsymbol{A}_{D}\boldsymbol{A}_{S}\boldsymbol{B}_{D} \end{array}$$

 $\begin{array}{c} {}_{D}A_{S}B_{D}B_{S}A_{D} \\ {}_{D}B_{S}A_{D}A_{S}B_{D} \\ {}_{D}A_{S}B_{D}B_{S}A_{D} \\ {}_{D}B_{S}A_{D}A_{S}B_{D} \end{array}$ 

Common-Centroid

 $\begin{array}{l} _{D}A_{S}B_{D}B_{S}A_{D}A_{S}B_{D}B_{S}A_{D}\\ _{D}B_{S}A_{D}A_{S}B_{D}B_{S}A_{D}A_{S}B_{D}\\ _{D}A_{S}B_{D}B_{S}A_{D}A_{S}B_{D}B_{S}A_{D}\\ _{D}B_{S}A_{D}A_{S}B_{D}B_{S}A_{D}A_{S}B_{D}\\ _{D}A_{S}B_{D}B_{S}A_{D}A_{S}B_{D}B_{S}A_{D}\\ _{D}B_{S}A_{D}A_{S}B_{D}B_{S}A_{D}A_{S}B_{D}\\ \end{array}$ 

#### **Chapter IV** – Differential pairs

# Vos in the differential the pair

$$V_{OS} = V_{O}/A_{d} \qquad A_{d} = g_{m\_diff} r_{o4} // r_{o2}$$

$$\sigma(\Delta V_{T}) = \frac{A_{VT}}{\sqrt{W \cdot L}} \qquad V_{O\_diff} = g_{m\_diff} r_{o4} // r_{o2} \times \Delta V_{T\_diff}$$

$$V_{OS\_diff\_max} = \Delta V_{T\_diff} = \frac{3A_{VT}}{\sqrt{W_{diff} L_{diff}}} \qquad (A_{VT} \approx 0.1 \text{ t}_{ox})$$

$$99,7\%$$

- Transistors of the diff pair need to be large in order to limit V<sub>OS</sub>
- Rule of thumb: W\*L > 25um<sup>2</sup>

#### **Chapter IV** – Differential pairs

Vos in the differential the pair (c. mirror)

$$V_{OS} = V_O/A_d \qquad V_{O\_mirr} = g_{m\_mirr} r_{o4} // r_{o2} \times \Delta V_{T\_mirr}$$

$$A_d = g_{m\_diff} r_{o4} // r_{o2} \qquad \sigma(\Delta V_T) = \frac{A_{VT}}{\sqrt{W \cdot L}}$$

$$V_{OS\_mirr\_max} = \frac{3A_{VT}}{\sqrt{W_{mirr}L_{mirr}}} \frac{g_{m\_mirr}}{g_{m\_diff}}$$

$$V_{OS} = \sqrt{\left(V_{OS\_diff}\right)^2 + \left(V_{OS\_mirr}\right)^2}$$

#### **Chapter IV**

# Layout design techniques

- Design for yield
- Matching and Vos
- Area optimization
- Routing, current density and noise

 Area needs to be minimized since yield increases with die area reduction

Ex:



$$Y=4/8=0.5$$



Example of layout of analog circuit (comparator)

#### Notice:

- Common centroid design
- Guard rings for bulk biasing and noise shielding
- Compact design (area optimized)



zoom of previous layout

- Notice dummys around relevant transistors





Routing with higher level metals on the top of cells

Stripes connected to power rings

Digital layout:

 Notice standard cell compact placement and

- Power rings



#### Full chip layout:

- Pads and IO cells with closed IO supply ring
- Hierarchy with different cores
- Near perfect "tetris"
- Digital shape is decided based on available area
- Placement of cores (floorplanning) optimizes:
  - distance between noisy and sensitive signals
  - length of large current connections



#### **Chapter IV**

# Layout design techniques

- Design for yield
- Matching and Vos
- Area optimization
- Routing, current density and noise

 Routing uses odd/even metals for connections with direction vertical/horizontal or horizontal/vertical

In the digital example: M1, M3 horizontal; M2, M4 vertical



 Routing uses odd/even metals for connections with direction vertical/horizontal or horizontal/vertical

In the analog example: M1, M3 horizontal; M2, M4 vertical



- Interconnections require a minimum metal width constrained by:
  - Design for yield special attention to long lines
  - Resistance special attention to long lines
  - current density special attention to nets with large currents



Supply rails are always wider



- current density - special attention to nets with large current

| Parameter                                              | Symbol | Min | Тур | Max | Unit  |
|--------------------------------------------------------|--------|-----|-----|-----|-------|
| POLY1 current density                                  | JPOLY  |     |     | 0.5 | mA/μm |
| POLY2 current density                                  | JPOLY2 |     |     | 0.3 | mA/µm |
| MET1 current density                                   | JMET   |     |     | 1.0 | mA/µm |
| MET2 current density                                   | JMET2  |     |     | 1.0 | mA/µm |
| MET3 current density valid for triple metal process    | JMET3T |     |     | 1.6 | mA/µm |
| MET3 current density valid for quadruple metal process | JMET3  |     |     | 1.0 | mA/µm |
| MET4 current density                                   | JMET4  |     |     | 1.6 | mA/µm |

- If current density is exceeded, electromigration will start

- current density special attention to nets with large current
  - If current density is exceeded, **electromigration** will start...





- Three types of noise:
  - Capacitive and/or resistive coupled switching activity
    - ex: substrate propagated noise, clock signals, etc
  - Noise inherent to electrical current
  - Noise in the power supply



- Three types of noise:
  - Capacitive and/or resistive coupled switching activity
    - ex: substrate propagated noise, clock signals, etc
  - Noise inherent to electrical current
  - Noise in the power supply
  - Mitigation of capacitive or resistive coupled noise:
    - Floorplanning distance between noisy circuits and sensitive circuits is the best approach
    - Guard rings create a shorter path to supply/ground and reduce substrate noise – use at noise source and at sensitive areas
    - Sensitive signal shielding (can be done vertically and/or horizontally)

- Capacitive and/or resistive coupled switching activity
- Noise inherent to electrical current

#### THERMAL

· thermal excitation of charge carriers



$$\frac{\overline{V_{rms}^2}}{\Delta f} = 4kTR \text{ , V}^2/\text{Hz}$$

Common trade-off: noise vs power...

#### SHOT

fluctuations in dc current flow through junctions



$$\frac{\overline{I_{rms}^2}}{\Delta f} = 2qI_{DC}$$
, A<sup>2</sup>/Hz

#### **FLICKER**

· traps in semiconductors



$$\frac{\overline{V_{rms}^2}}{\Delta f} = \frac{K_f \cdot V_{DC}^2}{f}, V^2/Hz$$

T = Temperature, K k = 1.38 x 10<sup>-23</sup> J/K q = 1.6 x 10<sup>-19</sup> C  $K_f$  = Flicker coefficient

- ... Noise inherent to electrical current
- Noise in the power supply



- ... Noise inherent to electrical current
- Noise in the power supply



- ... Noise inherent to electrical current
- Noise in the power supply (VCC and GND!!!!)
  !!! It is a frequent error to consider only VCC noise and ignore GND noise. Both paths include PCB traces, bonding wires, etc => current transients cause noise on both



#### Mitigation:

- Use star connected supply and ground
- Use reference ground signals analog circuits (without current, they wor have noise)
- Use / design high PSRR circuits (saturated transistors help increasing PSRR)

