

## Instituto Superior Técnico

## Sistemas de Processamento de Sinais (SPDSina)

## Multirate signal processing

- I Consider a signal processing system operating with a sampling frequency and an input signal with bandwidth B. The sampling frequency is to be reduced to  $f_s=2~{\rm kHz}$ .
- a) Sketch the block diagram of the signal processing circuit which realizes this operation with the less possible potential loss of information indicating the sampling frequencies, the filter's cutoff frequency and quality factor along the chain. State in which conditions loss of information does not occur. Justify.
- b) Represent the signal's spectrum along the chain considering B=4 kHz.
- c) Sketch the block diagram of the previous decimator which uses two identical decimation stages indicating the sampling frequencies, the filter's cutoff frequency and quality factor along the chain. Compute the approximate computational economy of this solution.
- d) Consider that the interpolator anti-image filter is a FIR filter with N=10 coefficients. Sketch the block diagram of the polyphase implementation of the interpolator. Explain its advantages and state the economy achieved.
- II Suppose you have a signal with a bandwidth B and an A/D converter with 8 bits but you need a SNR of about 60 dB and a sampling frequency  $f_s = 2B$  (minimum). Sketch the signal processing system that can achieve this SNR increase using multirate signal processing techniques.





the A.A. filter must use digital words with more than white for the accumulation processes. Usually about 4 or grand bits are used (10+4 = 14 bit),