

## **Systems On-Chip**

# Lab 3 Synthesis and DFT

Bologna Master Degree in Electrical and Computer Engineering (MEEC)
Instituto Superior Técnico

1<sup>st</sup> semester, 2<sup>nd</sup> period

#### **Group 8**

David Benjamin Krause | 104898 Duarte Miguel de Aguiar Pinto e Morais Marques | 96523 Eduardo Daniel Roque Martins | 96923

#### 1 Introduction

**Digital synthesis** (and DFT) is necessary to design state machines that are synthesized (implemented with logic gates) automatically. Testing analog and digital circuits requires controllability and observability; for testing purposes, pins are frequently added. **Scan** is an example of a digital test which will be added in this laboratory assignment to the previously designed battery charger controller. In this type of test, an input pin SE alters its value between '1' and '0' in order to alternate between Scan Mode and Normal Mode, respectively. In the former, a state is forced onto the scan register(s), while the latter then determines the resulting state, depending on the current state and the inputs. By successively changing from one mode to another, observability is added to the secondary inputs/outputs and **faults** can be found. These faults are related to the fact that some LSA0 (Line Stuck-At 0) and LSA1 (Line Stuck-At 1) might be undetectable in the circuit being tested. Other types of digital tests include **wire bonding testing** and **multiplexing test pins**-which will also be implemented in this laboratory assignment. In a wire bond test, pairs of digital input and output pins are defined; each digital output pin is driven with the logic value defined at the corresponding digital input pin. A test multiplexer, on the other hand, leads to a reduction in the number of pins required for test purposes, since existing pins are reused for the testing functionality.

Initially, the tutorials regarding the 4 bits counter were repeated. After this, the directory DIGITAL/SYNTHESIS\_SCAN/BATCHARGER was created, in which the following files were included:

- BATCHARGERctr\_scan.v with the same code of BATCHARGERctr.v (the new controller design implemented in Lab 1), having the inputs se and si and the output so been added for scan;
- synth.tcl script which calls synth\_initial.tcl and synth\_final.tcl in order to perform the synthesis of the circuit;
- synth\_initial.tcl and synth\_final.tcl;
- dft\_setup.tcl in which the DFT rules are checked, the scan chains are defined an the scan-in/scan-out are created.

Moreover, additional files were added to the directory DIGITAL/SIMULATION/BATCHARGER:

- mux\_test.v which includes the test mux module and performs the proper connections between its inputs and the added output pin;
- BATCHARGER\_test\_with\_mux.v complete charger description, now including the wire bond test, test multiplexer and scan functionalities, due to the newly created modules BATCHARGERctr\_scan and mux\_test;
- BATCHARGER\_test\_with\_mux\_tb.v testbench for the complete charger, in order to test the wire bond and test mux connections;
- sim\_synth to perform logic simulation of the controller;
- sim\_rtl\_scan for the simulation performed with the full charger (having the wire bond test and test multiplexer been implemented), using the controller defined at gate level.

### 2 Adding scan to the charger controller

In order to perform **logic synthesis** with the charger controller, the scripts <code>synth\_initial.tcl</code>, <code>synth\_final.tcl</code>, <code>synth\_tcl</code> and <code>dft\_setup.tcl</code> (shown in Figures 1 to 4) were initially obtained from the 4-bit counter directory. In the latter two files, no modifications had to be made. In <code>synth\_final.tcl</code>, in order to eventually check other aspects of the performance obtained from synthesis, new report commands were added. Additionally, the paths in the code had to be properly modified.

The command <code>gui\_show</code> can be added in order to visualize the schematic view in the graphical interface after synthesis has been performed. Finally, in <code>synth\_initial.tcl</code>, the proper paths were also included. Moreover, the outputs described in <code>BATCHARGERctr\_scan.v</code> (which are <code>cc</code>, <code>tc</code>, <code>cv</code>, <code>imonen</code>, <code>vmonen</code> and <code>tmonen</code>, as described in the previous laboratory assignments) were now included in the code. As mentioned before, this controller file is very similar to the previously used <code>BATCHARGERctr.v</code> (having only <code>si</code>, <code>se</code> and <code>so</code> been added for <code>scan</code>), thus it is not included in this report.

```
# Paths
set DIG_DIR "~/DIGITAL"
set RTL_DIR "$DIG_DIR/SIMULATION/BATCHARGER/src"
set RTL_DIR "$DIG_DIR/SIMULATION/BATCHARGER/src"
set LIB_DIR "/opt/ic_tools/pdk/faraday/umc130/HS/fsc0h_d/2009Q1v3.0/GENERIC_CORE/FrontEnd/synopsys"
                    "$DIG_DIR/SYNTHESIS_SCAN/BATCHARGER"
set script dir
set_db init_lib_search_path $LIB_DIR
set_db init_hdl_search_path $RTL_DIR
read_libs fsc0h_d_generic_core_ss1p08v125c.lib
read_hdl -v2001 BATCHARGERctr_scan.v
# Elaboration
elaborate
# Constrains
# --- clock and delays
create_clock -name clk -period 10 [get_ports clk]
# --- wire cap
# Output bus external load 500fF
set_db [get_db ports cc] .external_wire_cap 500
set_db [get_db ports tc] .external_wire_cap 500
set_db [get_db ports cv] .external_wire_cap 500
set_db [get_db ports imonen] .external_wire_cap 500
set_db [get_db ports vmonen] .external_wire_cap 500
set_db [get_db ports tmonen] .external_wire_cap 500
# Synthesis
source ${script_dir}/dft_setup.tcl
syn_generic
syn map
# Aditional
connect_scan_chain -preview
connect_scan_chain
syn opt
# output a description of the scan chains in DEF file, will also be done by the write_design command
file mkdir synthDb
write scandef > synthDb/final.scan.def
# Write the tcl script for ATPG
write_dft_atpg -tcl -library ../../SIMULATION/verilog_libs/fsc0h_d_generic_core_21.lib.src -directory ./atpg_scripts
# the directory ./atpg_scripts is created and modus can be used to source the runmodus.atpg.tcl script
```

**Figure 1:** File synth\_initial.tcl created for logic synthesis with scan.

```
# Output paths
set OUT_DIR "./"

# Check obtained performance
report_timing > $OUT_DIR/timing_report
report_power > $OUT_DIR/power_report
report_area > $OUT_DIR/power_report
report_gates > $OUT_DIR/gates_report
report_port * > $OUT_DIR/port_report
report_clocks > $OUT_DIR/clocks_report
report_units > $OUT_DIR/units_report

# Outputs
write_hdl -language v2001 > $OUT_DIR/BATCHARGERctr_synth.v
write_sdc -strict > $OUT_DIR/BATCHARGERctr_synth.sdc
write_db $OUT_DIR/BATCHARGERctr_synth.db

#gui show
```

**Figure 2:** File synth\_final.tcl created for logic synthesis with scan.

```
source ./synth_initial.tcl
source ./synth_final.tcl
```

**Figure 3:** Script synth.tcl, which calls synth\_initial.tcl and synth\_final.tcl to perform the synthesis of the circuit, using the command source synth.tcl in the genus command line.

Figure 4: File dft\_setup.tcl created for logic synthesis with scan.

Inside the directory <code>DIGITAL/SYNTHESIS\_SCAN/BATCHARGER</code>, once the search path had been configured and environment variables had been obtained with <code>source /opt/ic\_tools/init/init-genus 19-14-isr4</code>, the synthesis software <code>genus</code> was initialized by running <code>genus</code> in the command line. By sourcing the script shown in Figure 3 (thus creating the directory <code>atpg\_scripts</code>), the schematic view obtained as a result of the logic synthesis was obtained (with <code>gui\_show</code>). As shown in Figure 6, the controller design was successfully implemented using a considerable number of gates (such as OR, XOR and MUX gates) and interconnections between them.

Once this had been done, the Automatic Test Pattern Generation (ATPG) is performed, with the intent of generating stimulus (test vectors) to ensure detection of possible Line Stuck-At (LSA) faults. From this, the value of Fault Coverage = Detected Faults/Total Faults can be obtained. By configuring the search path and other environment variables with source /opt/ic\_tools/init/init-modus19-12-hf000 and running modus -no\_gui followed by source ./atpg\_scripts/runmodus.atpg.tcl (sourcing the tcl script created by genus), the log file partially shown in Figure 7 was obtained. As seen here, a fault coverage of 99.53% was determined from the circuit shown in Figure 6. This means that, in case this controller design were to be physically fabricated, 0.47% of faults due to LSA0 and LSA1 would never be detected - additional faults will also be present due to the fabrication process itself. These undetectable faults are due to the circuit design itself, thus the code implemented in BATCHARGERctr\_scan.v could be tweaked in order to possibly obtain an even higher fault coverage. Something else worth noting is that the total number of faults is 1707, which is an uneven number (as is the number of detected faults, 1699). At each wire, only LSA0 and LSA1 are possible, which would therefore lead to an even number of faults. However, this uneven number is due to the modus ATPG tools, which does not target the complete possible number of LSA0/LSA1; the fault list is also reduced by fault equivalence. Therefore, the total number of faults is not simply twice the number of nets.

Using the different report files created from the code implemented in  $synth_final.tcl$ , various information about the performance after synthesis can be obtained. For this laboratory assignment, the most relevant is shown in  $gates_report$  (included in Figure 5), which gives an estimated area of **2016.000** (most libraries use  $\mu m^2$  for this parameter). Additionally, the area used for each of the gate instances shown in Figure 6 (in total, 191 instances are used) is included. This values for the area are determined based on the specifications of the library  $fsc0h_d_generic_core_ss1p08v125c.lib$ , due to the read\_libs command included in  $synth_initial.tcl$  (as shown in Figure 1).

Generated by:
Genus(TM) Synthesis Solution 19.14-s108\_1
Generated on:
Dec 18 2022 12:24:39 pm
Module:
BATCHARGERctr\_scan
Operating conditions:
Wireload mode:
Area mode:
centlosed
timing library

\_\_\_\_\_\_

| Gate      | Instances | Area     | Library                                     |  |  |  |
|-----------|-----------|----------|---------------------------------------------|--|--|--|
| AN2B1CHD  | 5         | 38.400   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| AN2B1HHD  | 1         | 11.520   | fsc0h d generic core ss1p08v125c            |  |  |  |
| AN2EHD    | 2         | 12.800   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| AN2HHD    | 1         | 8.960    | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| AN2KHD    | 1         | 15.360   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| AN4B1BHD  | 3         | 34.560   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| AN4CHD    | 1         | 12.800   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A012CHD   | 1         | 8.960    | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A013EHD   | 1         | 11.520   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A02222CHD | 1         | 20.480   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A0I112BHD | 2         | 20.480   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A0I12CHD  | 1         | 8.960    | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A0I13BHD  | 1         | 10.240   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| A0I22BHD  | 11        | 98.560   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| DFZCRBEHD | 15        | 537.600  | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| INVCKDHD  | 20        | 76.800   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| INVDHD    | 4         | 15.360   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| INVHHD    | 1         | 6.400    | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MA0222CHD | 4         | 46.080   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MA0222EHD | 1         | 11.520   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MA0I1CHD  | 1         | 11.520   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MOAI1CHD  | 13        | 149.760  | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MUX2CHD   | 1         | 11.520   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MUX2EHD   | 6         | 69.120   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| MUXB2CHD  | 1         | 14.080   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| ND2CHD    | 12        | 61.440   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| ND2DHD    | 4         | 20.480   | <pre>fsc0h_d_generic_core_ss1p08v125c</pre> |  |  |  |
| ND3CHD    | 8         | 61.440   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| NR2BHD    | 2         | 10.240   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| NR2CHD    | 1         | 5.120    | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| NR3BHD    | 3         | 23.040   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OA112EHD  | 1         | 11.520   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| 0A12EHD   | 1         | 10.240   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OAI112BHD | 17        | 152.320  | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OAI12CHD  | 4         | 30.720   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OAI13BHD  | 2         | 17.920   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR2B1CHD  | 18        | 115.200  | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR2CHD    | 2         | 12.800   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR2EHD    | 4         | 25.600   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR3B1CHD  | 1         | 10.240   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR3B1EHD  | 2         | 20.480   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR3B2CHD  | 5         | 44.800   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| OR3EHD    | 1         | 8.960    | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| QDFZHHD   | 3<br>1    | 96.000   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| X0R2EHD   | 1         | 14.080   | fsc0h_d_generic_core_ss1p08v125c            |  |  |  |
| total     | 191       | 2016.000 |                                             |  |  |  |

| Type                                              | Instances            | Area                                   | Area %                     |
|---------------------------------------------------|----------------------|----------------------------------------|----------------------------|
| sequential<br>inverter<br>logic<br>physical_cells | 18<br>25<br>148<br>0 | 633.600<br>98.560<br>1283.840<br>0.000 | 31.4<br>4.9<br>63.7<br>0.0 |
| total                                             | 191                  | 2016.000                               | 100.0                      |

Figure 5: File gates\_report, which includes all the gates used to define the charger controller at gate level and the respective occupied area, as well as a total estimated area for the circuit implementation.



Figure 6: Schematic view of the controller after logic synthesis, using the graphical interface of genus.

| **********                    | ******          | ******          | ******         | ******       | ****** | ******                      |  |  |
|-------------------------------|-----------------|-----------------|----------------|--------------|--------|-----------------------------|--|--|
| Testmode Statistics: FULLSCAN |                 |                 |                |              |        |                             |  |  |
| Total Static                  | #Faults<br>1707 | #Tested<br>1699 | #Possibly<br>0 | #Redund<br>0 |        | %TCov %ATCov<br>99.53 99.53 |  |  |
| Global Statistics             |                 |                 |                |              |        |                             |  |  |
| Total Static                  | #Faults<br>1707 | 1699            | #Possibly<br>0 | 0            | 8      | %TCov %ATCov<br>99.53 99.53 |  |  |

**Figure 7:** Portion of the ATPG result file log\_create\_logic\_tests\_FULLSCAN\_BATCHARGERctr\_scan\_atpg, which includes the value of the fault coverage.

Finally, having performed logic synthesis and added scan to the controller, the testbench BATCHARGERctr\_ourtb.v-created in a previous laboratory assignment - was used to simulate the controller defined at gate level (after logic synthesis performed by genus), instead of using the controller at RTL (as done in the first laboratory assignment). For this purpose, the script sim\_synth (shown in Figure 8) was created in DIGITAL/SIMULATION/BATCHARGER. As seen below, this script calls BATCHARGERctr\_synth.v, originated from the logic synthesis (as well as the library initially called in sim\_synth of the 4-bit counter logic simulation tutorial). As seen in Figures 10 and 9, the exact same results from Lab 1 were obtained (thus, the same analysis applies here), which validates the performed logic synthesis of the charger controller.

```
rm -Rf ../worklib/*
##

xmvlog BATCHARGERctr_ourtb.v ../../SYNTHESIS_SCAN/BATCHARGER/BATCHARGERctr_synth.v ../verilog_libs/fsc0h_d_generic_core_30.lib
xmelab -access +rwc BATCHARGERctr_ourtb
xmsim -gui BATCHARGERctr_ourtb &
```

Figure 8: Script sim\_synth used to obtain the results in Figures 9 and 10.



**Figure 9:** Picture of the messages in the SimVision console obtained by simulating the controller design defined at gate level.



**Figure 10:** Waveform window obtained by simulating the controller design defined at gate level with the testbench BATCHARGERctr\_ourtb.v, for a total simulation time of 22 295 000ps.

#### 3 Wire bond test and test mux

Having validated the controller at gate level, the files necessary to simulate the complete battery charger were created. For this purpose, the file mux\_test.v (shown in Figure 11) was created. In it, the dedicated 1-bit testpin out was added; using a multiplexer, described by the code line assign out in this file, depending on the value of the 3-bit word sel\_mux, different input pins can be connected to this output (in fabrication, the wire bond test is intended to verify the process of interconnection between the semiconductor and its package). The inputs in this case are only en and sel[3:0], as shown in BATCHARGER\_test\_with\_mux.v (in Figure 12). The other input variables (with 64 bits each) will be converted to real values, thus should not be tested in this way. However, as described in the scan test, the inputs si and se and the output so were also created for this laboratory assignment. For this purpose, so can also be connected to the pin out, as indicated in Figure 11. The value of the parameter sel\_mux is then transferred to the parameter named testmode [2:0] in BATCHARGER\_test\_with\_mux.v. Doing this whole procedure, the number of new pins required for test purposes is reduced. Finally, it is important to mention that, in the code shown in Figure 12, a permanent connection is established between sel[1] and si (for scan purposes); additionally, se turns to '1' (Scan Mode) when testmode=001 (i.e., when testpin=so). To sum up, the following connections are performed in mux\_test.v:

```
• testmode=000 → testpin=1'b1;
    • testmode=001 → testpin=so;

    testmode=010 → testpin=sel[0];

    • testmode=011 \rightarrow testpin=sel[1];

    testmode=100 → testpin=sel[2];

    testmode=101 → testpin=sel[3];

    • testmode=110 \rightarrow testpin=en;
    • testmode=111 \rightarrow testpin=1'b0.
`timescale 1ns / 1ps
      // inputs and output of multiplexer input in0, input in1, input in1,
module mux test(
       input in2,
input in3,
input in4,
       input in5,
       input in6
             [2:0] sel_mux, // test_mode in full charger files out
// out gets assigned to inX depending on sel_mux
assign out = sel_mux[2] ? (sel_mux[1] ? (sel_mux[0] ? in7 : in6) : (sel_mux[0] ? in5 : in4)) : (sel_mux[1] ? (sel_mux[0] ? in3 : in2) : (sel_mux[0]? in1 : in0));
```

Figure 11: File mux\_test.v with the description of the test multiplexer for wire bonding.

```
BATCHARGERbg_64b BATCHbb (
.vin(vin),
.ibiaslua(ibiaslua),
.ibiaslub(ibiaslub),
.vrefa(vrefa),
.en(en),
.en(en),
.endvdd(endvdd),
.clk(clk),
.rstz(rstz),
.avd(avdd),
.dyd(dvdd),
.dynd(dynd),
.agnd(agnd)
);
  `timescale lns / lps
module BATCHARGER_test_with_mux
output [6
                                                                                                                   (i3:0] iforcedbat,
3:0] vsensbat,
3:0] vin,
3:0] vin,
                                                                                                                                  en,
sel,
dvdd,
dgnd,
pgnd,
testmode,
testpin //
                                                                                                                                                                                                                                                                                                                                                                             BATCHARGERpower_64b BATCHpower (
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   .iforcedbat(iforcedbat),
.vbatcurr(vbatcurr),
.vsensbat(vsensbat),
.vref(vrefa),
.vin(vin),
             wire [63:0] vbatcurr;
                                                    vbat
ibat
tbat
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  .vie((viela),

.vin(vin),

.ibiaslu(ibiaslua),

.icc(icc),

.icc(icc),

.vcv(vcv),

.cc(cc),

.tc(tc),

.cv(cv),

.en(endvdd),

.sel(sel),

.avdd(avdd),
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             .vbat(vbat),
.ibat(ibat),
.tbat(tbat),
.tvaf(vrefb),
.vtok(vtok),
.vbattemplyobattemp),
.vbatvol(tysensbat),
.vbattur(vbatcurr),
.imeasen(imeasen),
.cmeasen(measen),
.cme(cdk),
.ctk(clk),
.rst2(rst2,
.ibiaslu(biaslub),
.avdd(avdd),
                                                                                                                                                                                                                                                                                                                                                                             BATCHARGERsaradc 64b BATCHsaradc (
                                      _vsensbat;
_vin;
_ibiaslua;
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            .avdd(avdd),
.dvdd(dvdd),
.dgnd(dgnd),
.agnd(agnd));
                                                                                                                                                                                                                                                                                                                                                                             BATCHARGERctr_scan BATCHctr_scan
         // scan variables, also in BATCHARGERctr_scan.v
wire se;
wire si;
wire so;
         assign vcutoff = vcutoffpar;
assign vpreset = vpresetpar;
assign iend = iendpar;
assign icc = iccpar;
assign icc = iccpar;
assign vcv = vcvpar;
assign vcv = vcvpar;
assign tempnax = tempnaxpar;
                                                                                                                                                                                                                                                                                                                                                                                                                                                                               .vbat(vbat),
.ibat(ibat),
.tbat(tbat),
.vcutoff(vcutoff)
.vpreset(vpreset).
.tempmin(tempmin)
.tempmax(tempmax)
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                .tmax(tmax),
.iend(iend),
.clk(clk),
.rstz(rstz),
.se(se),
.si(si),
// new test mux(
.in0(1'b1), // testpin fixed at '1'
.in1(so), // scan mode
.in2(sel[0]),
.in3(sel[1]),
                                                                                                                                                                                                                                                                                                                                                                                        initial assign rliforcedbat = sbitstoreal (iforcedbat);
initial assign rlvine sbitstoreal (vbatcurr);
initial assign rlvine sbitstoreal (vin);
initial assign rlibiaslub = sbitstoreal (bibaslub);
initial assign rlibiaslua = sbitstoreal (bibaslua);
initial assign rlvefa = sbitstoreal (vrefa);
initial assign rlvefb = sbitstoreal (vrefb);
initial assign rlvefb = sbitstoreal (vrefb);
initial assign rlvefb = sbitstoreal (vrefb);
                               .in4(sel[2]),
.in5(sel[3]),
                              .ino(en),
.ino(en),
.ino(1)b0), // testpin fixed at '0'
.sel_mux(testmode[2:0]),
.out(testpin) // added 1-bit output pin
       assign se = testmode[0] & ~testmode[1] & ~testmode[2]; // scan mode
assign si = sel[1]; // permanent connection
```

Figure 12: Complete charger file BATCHARGER\_test\_with\_mux.v, in which the newly added functionalities are indicated with comments.

To simulate the full charger with the controller design in BATCHARGERctr\_synth.v, the script shown in Figure 13 and the testbench shown in Figure 14 were created. In this new testbench, the necessary variables were added and various tests were performed in order to check if the connections in the test mux are properly done. This can be confirmed with the results shown in Figure 15. It is worth noting, **however**, that a small change in the script had to be made - instead of using BATCHARGERctr\_synth.v, the charging process was only initiated by using BATCHARGERctr\_scan.v - this unexpected situation would require more time to understand. Even then, the results shown in Figure 15 and 16 indicate that the scan, wire bond and test mux tests work successfully within the full charger (even though the synthesized controller did not).

```
rm -Rf ../worklib/* ../worklib/* ##

##

xmvlog BATCHARGER_test_with_mux_tb.v BATCHARGER_test_with_mux.v BATCHARGERbg_64b.v ../../SYNTHESIS_SCAN/BATCHARGER/BATCHARGERctr_synth.v BATCHARGERlipo_64b.v BATCHARGERpower_64b.v

BATCHARGERsaradc_64b.v mux_test.v ../verilog_libs/fsc0h_d_generic_core_30.lib

xmelab -access +rwc BATCHARGER_test_with_mux_tb

xmsim -gui BATCHARGER_test_with_mux_tb &
```

Figure 13: Script sim\_rtl\_scan which could be used to simulate the full charger with the controller defined at gate level.

```
module BATCHARGER test with mux tb;
        dule BATCHARGER_test_with_mux_tb;

wire [63:0] vin;

wire [63:0] vbat;

wire [63:0] vbat;

wire [63:0] dvdd;

wire [63:0] gpdd;

wire [63:0] ppdd;

wire [63:0] ppdd;

preg [3:0] set;

reg [3:0] set;

reg [3:0] testmoder, // added for test mux and wire bonding

real red vinder, // added for test mux and wire bonding

real red vinder, // added for test mux and wire bonding

real red vinder, // added for test mux and wire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

real red vinder, // added for test mux and vire bonding

red vinder, // added for test mux and vire bonding

red vinder, // added for test mux and vire bonding

red vinder, // added for test mux and vire bonding

red vinder, // added for test mux and vire bonding

red vinder, // added for test mux and 
BATCHARGERlipo lipobattery(
.vbat(vbat),
.ibat(ibat),
.vtbat(vtbat)
);
            rgin
rl_vin = 4.5;
rl_pgnd = 0.0;
sel[3:0] = 4'b1000; // 450mAh selection
en = 1'b1;
              $display("ibat before changing temperature is %fA", rl_ibat);
$display("vbat before changing temperature is %fv", rl_vbat);
              rl_vtbat_tb = 0.4; // temperature above normal range
$display("temperature is set to %fV",rl_vtbat_tb);
              $display("waiting for 0.01s");
#10000000; // wait some time
              $display("temperature is %fV", rl_vtbat_tb);
$display("vbat after waiting is %fV", rl_vbat);
$display("ibat after waiting is %fA", rl_ibat);
              rl_vtbat_tb = 0.18; // now set to around 20°C
$display("temperature bat is %fV", rl_vtbat_tb);
              $display("waiting for 0.01s");
#10000000: // wait some time
              $display("vbat after waiting is %fV", rl_vbat);
$display("ibat after waiting is %fA", rl_ibat);
              testmode = 3'b010; // sel[0] should connect to output testpin
              enu
else $display("testpin not connected to sel[0]");
sel = 4'b0000;
              #10;
if(testpin == sel[0]) begin
$display("testpin ok, sel[0]=low, testpin=low");
              end
else $display("testpin not connected to sel[0]");
#10:
               testmode = 3'b011; // sel[1] should connect to output testpin
              #10;
if(testpin == sel[1]) begin
    $\frac{\delta}{\delta}\text{sel[1]=high, testpin=high"});
              end
else $display("testpin not connected to sel[1]");
sel = 4'b0000;
              #10;
if(testpin == sel[1]) begin
    $display("testpin ok, sel[1]=low, testpin=low");
              end
else $display("testpin not connected to sel[1]");
              testmode = 3'bl00; // sel[2] should connect to output testpin
              sel = 4'b0100;
              #10;
if(testpin == sel[2]) begin
   $\forall \text{display("testpin ok, sel[2]=high, testpin=high");}
}
               end
else $display("testpin not connected to sel[2]");
sel = 4'b0000;
              #10;
if(testpin == sel[2]) begin
  $display("testpin ok, sel[2]=low, testpin=low");
              end
else $display("testpin not connected to sel[2]");
              testmode = 3'b101; // sel[3] should connect to output testpin
               sel = 4'b1000;
              #10;
if(testpin == sel[3]) begin
  $display("testpin ok, sel[3]=high, testpin=high");
              end
else $display("testpin not connected to sel[3]");
sel = 4'b0000;
              end
else $display("testpin not connected to sel[3]");
              testmode = 3'bl10; // en should connect to output
             en = 1;
#10;
if(testpin == en) begin
Sdisplay('testpin ok, en=hiph, testpin=hiph');
end
else Sdisplay('testpin not connected to en');
en = 0;
              #10;
if(testpin == en) begin
$display("testpin ok, en=low, testpin=low");
              end
else $display("testpin not connected to en");
```

**Figure 14:** Testbench BATCHARGER\_test\_with\_mux\_tb.v created to simulate the full battery charger, in which the tests regarding testpin were added to the respective testbench from the previous laboratory assignment.



**Figure 15:** Picture of the messages in the SimVision console obtained by simulating the full charger with the command ./sim\_rtl\_scan.



**Figure 16:** Waveform window obtained by simulating the complete charger with the testbench BATCHARGER\_test\_with\_mux\_tb.v (with test mux and wire bond), for a total simulation time of 20 00 410 000ps.

#### 4 Conclusion

In this laboratory assignment, a **scan test** was added to the previously implemented controller design, in order to improve testability and communication. For this purpose, logic synthesis was performed using the software genus and an ATPG (Automatic Test Pattern Generator) was used with modus to obtain a very satisfactory fault coverage of 99.53% for the controller design at gate level, as well an estimated area occupied by the logic gates necessary to implement it. The synthesized controller was also validated using the same testbench from the first lab. Secondly, a **test mux** was developed in order to connect input pins of the full charger design to a newly added output pin, for **wire bond test** purposes. To do this, the 3-bit sel\_mux was created to select different test modes. In order to further reduce the number of pins added for test purposes, some inputs from the battery charger could have been defined as inout (instead of input) - a more challenging procedure. The complete charger was then simulated and validated using a testbench in which the connections between inputs and output pin were verified successfully.