

# **Systems On-Chip**

# Lab 6 Top SoC design

Bologna Master Degree in Electrical and Computer Engineering (MEEC)
Instituto Superior Técnico

1<sup>st</sup> semester, 2<sup>nd</sup> period

### **Group 8**

David Benjamin Krause | 104898 Duarte Miguel de Aguiar Pinto e Morais Marques | 96523 Eduardo Daniel Roque Martins | 96923

#### 1 Introduction

The main objective of this work is to use Cadence Innovus and TCL scripts to automatically and properly generate the **battery charger core** and the **charger top**. For this purpose, simulations were initially run with the 4-bit counter, using the .tar files copied from the directory /afs/ist.utl.pt/users/6/1/ist13261/public. These files were then used as a starting point for the battery charger, having the LEF files of the different blocks (BATCHARGERbg.lef, BATCHARGERcore.lef, BATCHARGERpower.lef and BATCHARGERsaradc.lef) and the verilog of the charger top (BATCHARGERcore.v) been also obtained from this directory. It was also important to use the UMC 130nm documentation in the directory /opt/ic\_tools/pdk/faraday/umc130/HS.

Throughout this report, the files innovus\_BATCHARGERcore (TCL script) and BATCHARGERcore.lef (automatically generated LEF file) - regarding the charger core - are shown. Moreover, regarding the full chip, the files BATCHARGER.save.io (with the relative positions of the IO cells), BATCHARGER.v (with the designations of the IO cells), innovus\_BATCHARGER (TCL script) and BATCHARGER\_init\_shield.rpt (regarding the shielding process) are also present. All these files are included in the zip delivered in the submission for this laboratory assignment, for easier access, along with two other relevant (and lengthy) files - innovus\_core.log (log file from the charger core creation in Innovus) and innovus\_BATCHARGER.log (log file from the full chip creation in Innovus).

# 2 Charger core

The **charger core** routing and LEF file are automatically generated using the TCL script shown in Figure 1 (in which the unused .tcl termination is not necessary). Once inside the newly created directory BATCHARGERcore\_v\_lefs, a script is run with the command source /opt/ic\_tools/init/init-innovus20-11-hf000, after which the tool is initiated with the command innovus. With source innovus\_BATCHARGERcore, the results shown in Figures 2 to 4 can then be obtained. Some of the commands used in the script were adapted from the 4-bit counter, while most others were obtained by using the GUI interface and the successively generated .cmd files.

Initially, the **floorplan** is created with a width of  $640\mu\mathrm{m}$  - a multiple of  $0.4\mu\mathrm{m}$ , as indicated in the Innovus tutorial from the previous laboratory assignment - and a height of  $470.4\mu\mathrm{m}$  - a multiple of  $3.2\mu\mathrm{m}$ . Additionally, core to IO margins of  $5.6\mu\mathrm{m}$  (multiple of  $0.4\mu\mathrm{m}$ ) are used. The width and height of the cell were defined taking into account the width and height of the different blocks, imposed in the respective LEF files (obtained from the public directory). The positioning of the blocks is shown in Figure 2, in which it can seen that the instance BATCHbg - a **sensitive area**, which generates the reference voltage, reference current, clock and power-on reset - was placed far away from BATCHpower - a **noisy area** (analog block that controls the charging current). All the blocks were also spaced away enough from each other so that the routing process could occur without issues; moreover, enough space is given to facilitate access for "special pins". For instance, the pin iforcedbat in BATCHpower (in which a considerably higher current can flow) is placed on the very top part of the core, as well as the respective pin in the core. Additionally, the access to the sensitive clk pin is also facilitated due to the proper spacing between the blocks (since clk is not a pin defined for the core itself - only in some of its blocks - it should not be placed towards the edges of the charger core floorplan).

After this, the commands in the TCL script are used to place the pins of the charger core. The pin pgnd was placed on the left side, close to BATCHpower, since it only needs to be connected to this block. The pins dgnd and dvdd were placed on the right, to facilitate their connections to different blocks - a similar thinking was applied to the analog pins vsensbat and vbattemp, placed on the bottom. Additionally, the digital pins sel[0], sel[1], sel[2], sel[3] and en were placed on the bottom, with a **spacing** of  $4.0\mu m$  - a multiple of  $0.4\mu m$  (as suggested in the Innovus tutorial) - from each other. The positions of other adjacent pins were also selected in order to respect this rule. The **routing** of the charger core is automatically performed with the commands in the TCL script following the positioning of the pins.

```
set init_gnd_net dgnd
set init_lef_file {.../lef_libs/header8m2t_V55.lef BATCHARGERbg.lef BATCHARGERctr.lef BATCHARGERpower.lef BATCHARGERsaradc.lef }
set init_gs=search_lib {}
set init_pwr_net dvdd
set init_pr_cell BATCHARGERcore
set init_ver_lell BATCHARGERcore.v
   init design getioFlowFlag getioFlowFlag setioFlowFlag 6 floorPlan -site core_2800 -d 640 470.4 5.6 5.6 5.6 5.6 select getioFlowFlag
   setDrawView fplanso
placeInstance BATCHbg 330 20 R0
placeInstance BATCHctr 350 90 R0
placeInstance BATCHsrandc 20.0 20 R0
placeInstance BATCHpower 20.0 160 R0
   placeInstance BATCHpower 20.0 160 R setDrawliew place setDrawliew fplan set sprfreateleRingOffset 1.0 set sprfreateleRingOffset 1.0 set sprfreateleRingOffset 1.0 set sprfreateleRingOffset 0.0 set sprfreateleRingOffse
     getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin-uses AMALGO -pinMidth 78.0 -pinDepth 0.512 -fixOverlap 1 -side Top -layer 4 -assign 335 475.6 -pin iforcedbat setPinAssignMode -pinEditInBatch false
   getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin -use ANALOG -pinMidth 2.0 -pinDepth 0.512 -fixOverlap 1 -side Bottom -layer 4 -assign 230 0 -pin vsensbat setPinAssignMode -pinEditInBatch false
     getPinAssignMode -pinEditInBatch -quiet
setPinAssignMode -pinEditInBatch true
editPin -use AMALGO -pinMidth 50.0 -pinDepth 0.512 -fixOverlap 1 -side Left -layer 3 -assign 0 310.2 -pin vin
setPinAssignMode -pinEditInBatch false
   getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin -pinWidth 0.4 -pinDepth 0.512 -fixOverlap 1 -side Bottom -layer 4 -spreadType center -spacing 4.0 -pin {{sel[0]} {sel[1]} {sel[2]} {sel[3]} en} setPinAssignMode -pinEditInBatch false
   getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin -use ANALOG -pinMidth 2.0 -pinDepth 0.512 -fixOverlap 1 -side Bottom -layer 4 -assign 234 0 -pin vbattemp setPinAssignMode -pinEditInBatch false
     getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin-use POMER -pinMidth 2.0 -pinDepth 0.512 -fixOverlap 1 -side Right -layer 3 -assign 645.6 25.0 -pin dvdd setPinAssignMode -pinEditInBatch false
   getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin -use GRQUND -pinMidth 2.0 -pinDepth 0.512 -fixOverlap 1 -side Right -layer 3 -assign 645.6 30.2 -pin dgnd setPinAssignMode -pinEditInBatch false
   getPinAssignMode -pinEditInBatch -quiet setPinAssignMode -pinEditInBatch true editPin -use CRUND - pinEditInBatch true editPin -use CRUND - pinMidth 2.0 = pinDepth 0.512 - fixOverlap 1 -side Left -layer 3 -assign 0 160 -pin pgnd setPinAssignMode -pinEditInBatch false
     add_ndr -width {metall 2.0 metal2 2.0 metal3 2.0 metal4 2.0 metal5 2.0 metal6 2.0 metal7 2.0 metal8 2.0 } -spacing {metal1 0.4 metal2 0.4 metal3 0.4 metal3 0.4 metal4 0.4 metal5 0.4 metal6 0.4 metal7 0.4 metal8 0.4 } -min_cut {via2 1 via3 1 via4 1 via5 1 via6 1 via7 1 } -add_via {vIAMIM2A VIAM2M3 VIAM3M4 VIAM4M5 VIAM5M6 VIAM6M7 VIAM7M8 genmlm2 w genmlm2a genmam2a genmam3 w w genmlm2a genmam4m5 w genmlm2a genmam5 w genm5m6 w genm5m6 genm5m6 genm5m6 genm6m7 w genm6m7 a genm6m7 b genm7m8 w genm7m8a genm7m8b} -name pwr setAttribute -net forcebat -non_default_rule pwr setAttribute -net forcebat -non_default_rule pwr setAttribute -net gond -non_default_rule pwr setAttribute -net gond -non_default_rule pwr setAttribute -net gond -non_default_rule pwr
   SelectNet dynd
nouteDesign -selected
setSrouteDede -viaConnectToShape { noshape }
sroute - viaConnectToShape { noshape }
sroute - connect { blockPin padPin padRing corePin floatingStripe } -layerChangeRange { metall(1) metal8(8) } -blockPinTarget { nearestTarget } -corePinTarget { firstAfterRowEnd } -floatingStripeTarget { blockPinTarget { nearestTarget } -corePinTarget { firstAfterRowEnd } -floatingStripeTarget { blockPin gadPinTarget { nearestTarget } -corePinTarget { firstAfterRowEnd } -floatingStripeTarget { blockPin gadPinTarget ringpin blockpin followpin } -allowJogging 1 -
crossoverViaLayerRange { metall(1) metal8(8) } -nets { dgnd } -allowJayerChange 1 -blockPin useLef -targetViaLayerRange { metall(1) metal8(8) }
placeAID
setAttribute -net vrefa -shield_net dgnd
setAttribute -net vrefa -shield_net dgnd
selectNet -shield
   settlestweetsinested settlestweets settlestw
setNanoRouteMode -quiet -routewithSiDriven false routeDesign -globalbetail selectWire 249.3000 17.3000 249.5000 26.3000 2 vrefb uisetTool copy editCopy 0.2 0 deselectAll selectWire 249.7000 17.3000 249.9000 26.3000 2 vrefb uisetTool copy editCopy 18.20 2 vrefb uisetTool copy editCopy 18.20 2 vrefb uisetTool copy editCopy -0.362 0 deselectWire 257.7000 25.3000 257.9000 41.9000 2 vrefa uisetTool copy editCopy -0.362 0 deselectWire 257.7000 25.3000 257.9000 41.9000 2 vrefa uisetTool copy editCopy -0.461 0.033 deselectAll uisetTool addVia setEditMode -via_cul_layer via setCompode -via s
     deselectAll
uiSetTool addVia
setEditMode -via_cut_layer via3
setEditMode -cut_class {}
editAddVia 261.01 41.401
editAddVia 261.01 41.401
editAddVia 261.803 40.596
selectXirs 212.1000 0.2600 312.3000 60.3000 4 en
       uiSetTool copy
editCopy -51.148 40.98
deselectAll
       deselectAll selectWire 260.9000 41.2400 261.1000 101.2800 4 vrefa uiSetTool copy
```

```
write\_lef\_abstract\ -cut0bsMinSpacing\ BATCHARGERcore.lef
```

**Figure 1:** TCL script innovus\_BATCHARGERcore that automatically generates the charger core routing and LEF file (with the command source innovus\_BATCHARGERcore).



Figure 2: Screenshot of the charger core implemented with Innovus.

Further ahead in the script innovus\_BATCHARGERcore, the shielding of nets vrefa and vrefb with dgdn was supposed to be performed with the commands setAttribute -net vrefa -shield\_net dgnd and setAttribute -net vrefb -shield\_net dgnd, respectively. In the 4-bit counter example, the shielding was performed with the analog ground agnd; however, this pin is not present in the charger core, thus the digital ground was selected instead. The nets vrefa and vrefb from BATCHbg - are shielded due to their particular sensitivity. On one hand, vrefa is the voltage reference for the power block, while vrefb is the voltage reference for the ADC. However, after many devoted efforts in both the script and the GUI interface, it was not possible to perform this task in this way. Thus, this problem was fixed by manually performing the shielding - individually adding proper wires and vias (in the correct metal layers). The wires were placed with the many commands selectWire, uiSetTool copy and editCopy in the final part of the TCL script shown in Figure 1. On the other hand, the vias were added with the many commands uiSetTool addVia and editAddVia, also included in this script. The fruitful results of this effort are shown in Figure 3; the connections made to dgnd (with vias) can only be seen in Figure 2. It is worth mentioning that rectangles could not simply be added to the design - instead, wires had to copied



**Figure 3:** Screenshot of the shielding of vrefa and vrefb in the charger core.

multiple times in the GUI interface (the respective commands were then copied from the log files to the main TCL script) - since, when the metal layer of these rectangles was properly altered in the GUI, this change was not recorded in the .cmd files, thus it would be impossible to automatically generate the shielding in that way.

```
## ## LEF for PtnCells ;
## created by Innovus v20.11-s130_1 on Mon Jan 16 11:25:24 2023
##
                    VERSION 5.8;
                    BUSBITCHARS "[]" ;
DIVIDERCHAR "/" ;
MACRO BATCHARGERCORE
CLASS BLOCK
CLASS BLOCK
GRIGIN 0 0 0;
SYMMETRY X Y R90;
PIN 1407-cedbat
DIRECTION OUTPUT;
USE MALAGO;
PORT LAYER metal4;
RECT 228.000000 469.480000 374.000000 470.000000;
END 1507-cedbat
PIN 15
                                                         RECT 320.600000 0.000000 323.800000 0.720000 ;
RECT 316.600000 0.0000000 319.800000 0.720000 ;
RECT 312.600000 0.0000000 319.800000 0.720000 ;
RECT 312.600000 0.000000 311.800000 0.720000 ;
RECT 231.000000 0.000000 232.520000 0.720000 ;
RECT 0.000000 0.0000000 228.520000 0.8000000 ;
RECT 0.000000 0.000000 228.520000 0.8000000 ;
LAYER metal5 ;
RECT 0.000000 0.000000 640.000000 470.0000000 ;
LAYER metal5 ;
RECT 0.000000 0.000000 640.000000 470.0000000 ;
                    END LIBRARY
```

Figure 4: LEF file BATCHARGERcore.lef of the charger core.

Another very relevant topic to mention is the interconnections width defined for some of the pins in the charger core. The most relevant one is perhaps iforcedbat, relative to the output current to the battery. As seen in Lab 2, the maximum value of the battery current was about  $200 \mathrm{mA}$  which occurs in constant current (CC) mode. According to the DC rules of electromigration specified in the IO library documents (included in the class slides of Chapter 8), the maximum value of  $I_{max\_dc}[mA/\mu m]$  is 2.56 for most metals (M1 to M6) and 8 for higher metals (M7 and M8). In the charger core, only the first case applies for iforcedbat. Thus, this leads to a width of  $\approx 78 \mu m$ . For this purpose, wires of layer metal4 (layer used in the respective pin of BATCHpower) were copied close to each other, similarly to what was performed in the shielding (thus, the "copy" commands in the TCL script with wires of iforcedbat). By doing this, the desired width for the interconnection was obtained - this is shown on the very top of Figure 2, in yellow. Another important pin to take into account is vin (input voltage) - whose pin, in the available LEF file for the power block, is defined with a width of  $50\mu m$ . For this purpose, an analogous procedure was made in order to obtain an interconnection of  $50\mu m$  in metal3, as shown on the left side of Figure 2 (the pin vin was placed there to facilitate this wide connection with the BATCHpower block). The configuration of these interconnections was once again performed this way - not with single commands in the TCL script - due to limitations in the usage of the Innovus tool. The remaining interconnections in the core were defined according to the previously defined widths in the original TCL script and the widths of all other pins in the design (much lower, when compared to iforcedbat and vin). In the end, the LEF file is generated with the final command write\_lef\_abstract -cutObsMinSpacing BATCHARGERcore.lef in the TCL script, from which the file shown in Figure 4 is obtained.

# 3 Charger top

For the IO ring design, the file BATCHARGER.save.io was defined with the respective placement of the cells in the full chip. A corner cell is placed in each corner of the design, with the proper orientation for the correct correspondence with the other cells in the IO ring. The corresponding cell name is "CORNERHB", as defined in foc0h\_a33\_t33\_generic\_io.8m2t.1ef. These cells are for a core limited design, the most appropriate in this case, due to the considerable size of the charger core (as seen in Figure 8). On the left, the instances inst1 to inst4 (corresponding to digital IOs) are placed. As seen in the BATCHARGER.v file (shown in Figure 6), the cells XMHB (programmable 3.3V input buffer, core limit) were used here. On the right side, the cells ULSCI0CUTHB - now defined in the LEF file foc0h\_a33\_t12\_analogesd\_io.8m2t.lef - are used for analog IOs; moreover the analog ground and analog supply were also included, with the cells GNDACUTHB (ground pad for analog block) and VCC12ACUTHB (3.3V power pad for analog block), respectively. On the top, the core ground and core supply correspond to the respective IO cells GNDKHB and VCCKHB (in a core limited design, ground and power supply for internal core cells and I/O to core interface, respectively), whereas the instance instrc corresponds to a right cut (cell RCUT12HB). Finally, a left cut (instance instlc) was placed in the bottom, along with the cells for the IOs ground and supply (respectively, GND3IOHB and VCC3IOHB - ground and power supply for 3.3V input/output buffers) and the other digital IO (instance inst5). The right and left cuts were placed this way in order to separate IO domains (digital and analog). In these various cells, the inputs, outputs and input-outputs defined for the module BATCHARGER were attributed as shown in Figure 6.

In order to perform automatic routing of the charger top, the TCL script <code>innovus\_BATCHARGER</code> included in Figure 7 - was developed. Initially, commands <code>set init\_lef\_file</code> are used to call the IO libraries LEF files, as well as the charger core LEF file obtained previously. Moreover, similar commands are used for the <code>BATCHARGER.save.io</code> and <code>BATCHARGER.v</code> files. After this, the floorplan is created with a width  $1250\mu m$  and a height  $1001.6\mu m$  (multiples of  $0.4\mu m$  and  $3.2\mu m$ , respectively), taking into account the size of the charger core, which is placed approximately in the middle of the design; core to IO margins of  $6.0\mu m$  (multiples of  $0.4\mu m$ ) were also selected. After defining the metal widths and spacings, global nets are connected and **fill cells** EMPTY8HB, EMPTY4HB, EMPTY2HB and EMPTY1HB (for different number of grids) are added. These four types of fill cells (defined in <code>foc0h\_a33\_t33\_generic\_io.8m2t.lef</code>) are used in core limited designs. Once this

is done, the routing is performed similarly to the charger core. By running the command source innovus\_BATCHARGER in a newly created directory, the results shown in Figures 8 to 10 are obtained.

```
#
  Generated by:
                   Cadence Innovus 20.11-s130 1
#
                   Linux x86 64(Host ID fatima.novalocal)
  05:
#
                   BATCHARGER
  Design:
                   saveIoFile -locations BATCHARGER.save.io
  Command:
(alobals
   version = 3
   io order = default
(iopad
   (topright
       (inst name="CornerCell2"
                                 orientation=R90 cell="CORNERHB" )
   (top
       (inst name="gndinst1" )
       (inst name="vccinst1" )
       (inst name="instrc" )
   (topleft
       (inst name="CornerCell1"
                                 orientation=R180 cell="CORNERHB" )
   (left
       (inst name="inst1"
       (inst name="inst2"
       (inst name="inst3"
       (inst name="inst4")
   (bottomleft
       (inst name="CornerCell4"
                                 orientation=R270 cell="CORNERHB" )
   (bottom
       (inst name="gndio"
       (inst name="vcc3io"
                         )
       (inst name="inst5")
       (inst name="instlc"
   (bottomright
       (inst name="CornerCell3"
                                 orientation=R0 cell="CORNERHB" )
   (right
       (inst name="vccinst2")
       (inst name="analogpad1" )
       (inst name="analogpad2")
       (inst name="analogpad3" )
       (inst name="gndinst2" )
```

Figure 5: File BATCHARGER.save.io which includes the relative positions of the IO cells.

```
module BATCHARGER ( iforcedbat, vsensbat, vin, vbattemp, en, sel, dvdd, dgnd, pgnd);
output iforcedbat;
input vsensbat, vin, vbattemp, en;
input dvdd, dgnd, pgnd;
input [3:0] sel_core;

wire pu. pd, smt, en, e2, e4, sr;
wire [3:8] sel_core;

assign pu = 1'b0;
assign pu = 1'b0;
assign en = 1'b0;
assign sel = 1'b0;
assign en = 1'b0
```

Figure 6: File BATCHARGER.v which includes the IO cells used for the charger top.

```
set init god net 6pod
set init god net 6pod
set init god net 6pod
set init god net 8DTOMBGER.save.10
set init_lef_file (...lef_libs/header8n2t_V55.lef ../BATCHARGERcore_v_lefs/BATCHARGERcore.lef foc@h_a33_t33_generic_io.8n2t.lef)
set init_uo_serch_ini ()
set init_uo_ren_t 6ud
set init_
              init_design
floorPlan -site core_2800 -d 1250 1001.6 6.0 6.0 6.0 6.0
placeInstance RATCH 310 265
              add not -vidth (cestal 2.0 metal 2.0 metal 3.0 metal 3.0
              via7 1 - add_via (VIAMINZA VIANZNA VIAMINA VIAMINE
gemn70B w gemn70Ba gemn70Bb - name pwr
setAttribute - net dgnd - non default_rule pwr
setAttribute - net dynd - non default_rule pwr
setAttribute - net pgnd - non default_rule pwr
setAttribute - net iforcedbat - non default_rule pwr
setAttribute - net vin - non_default_rule pwr
          ClearGlobalNetS
globalNetConnect dvdd -type tiehi -instanceBasename *
globalNetConnect dgnd -type tielo -instanceBasename *
addIoFiller -cell EMPTVBHB
addIoFiller -cell EMPTVBHB
addIoFiller -cell EMPTVBHB
addIoFiller -cell EMPTVBHB
          globalNetConnect dgnd -type pgpin -pin GND -instanceBasename * -hierarchicalInstance {}
globalNetConnect dvdd -type pgpin -pin VCC -instanceBasename * -hierarchicalInstance {}
          setAttribute -net vsensbat -shield_net dgnd
selectNet -shield
routeDesign -selected
routeDesign -globalDetail
          setSrouteMode viaCommetToShape { noshape } setSrouteMode viaCommetToShape { noshape } setSrouteMode viaCommetToShape { noshape } setSrouteMode } - setSrouteMode viaCommetToShape { noshape } setSrouteMode } - setSrouteMode viaCommetToShape { noshape } setSrouteMode } - setSrouteMode viaCommetToShape { noshape } setSrouteMode 
          setManoRouteMode -quiet -timingEngine ()
setManoRouteMode -quiet -routeTopRoutinglayer default
setManoRouteMode -quiet -routeTopRoutinglayer default
setManoRouteMode -quiet -routeMottomRoutinglayer default
setManoRouteMode -quiet -drouteEndIteration default
setManoRouteMode -quiet -routeMithImingDriven false
setManoRouteMode -quiet -routeMithImingDriven false
routeModing-ModelModel -quiet -routeMithSiDriven false
routedesign -globalDetail
selectivin = 103.2004 400.6000 1093.2000 738.0000 6 iforcedbat
uisetTool Copy
discontinued to the continued of the c
```

Figure 7: TCL script innovus\_BATCHARGER that automatically generates the charger top routing (with the command source innovus\_BATCHARGER).

In this case, the interconnections widths were defined similarly to the charger core. The widths for most pins are defined accordingly to the respective pin widths. However, once again, an interconnection width of  $\approx 78 \mu m$  should be used for iforcedbat, along with  $50 \mu m$  for vin - as explained in section 2. Once again, it was not possible to do this initially with the TCL script, thus rectangles were copied into the proper positions in order to obtain the result included in Figure 8 - thus the several selectWire, uiSetTool copy and editCopy commands shown in Figure 7. As seen below, the process was successfully performed (this can be also confirmed in the log report innovus\_BATCHARGER.log included in the submitted zip file) and the IO cells were positioned as indicated in BATCHARGER.save.io. An important aspect to mention is the trade-off that exists between area and performance in the floorplan generation. In order to use very high widths for certain interconnections, the performance of the circuit improves - since, for instance, the risk of electromigration (which can cause open circuits) is much lower. However, to do this, it was necessary to increase the area of the floorplan, defined in innovus\_BATCHARGER; moreover, this can lead to more power consumption. Higher metals - with higher current densities (M7 and M8) could be used instead (to have lower widths, since these metal layers are thicker); in fact, very high widths in lower metals can lead to an unwanted topography in the chip, thus causing problems in nanofabrication.



Figure 8: Screenshot of the charger top with the respective IO cells indicated.

Regarding **shielding**, this process was performed in the charger core for the sensitive nets vrefa and vrefb. However, these are internal pins to the core, thus they cannot be shielded in the full chip design. Taking into account all the pins included in BATCHARGER.v, shielding was performed with vsensbat (the sensed voltage in the battery), which seems to be the most sensitive net in this case. For this purpose, the proper commands were included in the TCL script (right after defining

the global nets) to shield vsensbat with dgnd (since dgnd was also used for shielding in the charger core). However, in this case, the process was successfully performed automatically with the script, thus it wasn't necessary to manually add wires and vias. In fact, the results of this process are shown in Figure 9 and in the generated file included in Figure 10.



Figure 9: Screenshot of the shielding of vsensbat in the charger top.

| Name : Shielded net name<br>Length : Shielded net length<br>Shield : Total length of shielding wire<br>Ratio : Average shielding ratio |        |        |       |         |        |          |       |
|----------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------|---------|--------|----------|-------|
| Name                                                                                                                                   | Length | Shield | Ratio | Layer:  | Length | Shield F | Ratio |
| vsensbat:                                                                                                                              |        |        |       |         |        |          |       |
| Vacilabat                                                                                                                              | 792.7  | 1577.0 | 0.995 |         |        |          |       |
|                                                                                                                                        |        |        |       | metal3: | 551.6  | 1099.2   | 9.996 |
|                                                                                                                                        |        |        |       | metal4: | 234.7  | 467.4    | 9.996 |
|                                                                                                                                        |        |        |       | metal5: | 6.4    | 10.4 (   | 9.812 |
|                                                                                                                                        |        |        |       |         |        |          |       |
| Average ratio:                                                                                                                         |        |        | 0.995 |         |        |          |       |
|                                                                                                                                        |        |        |       | metal3: | 551.6  | 1099.2   | 0.996 |
|                                                                                                                                        |        |        |       | metal4: | 234.7  | 467.4    | 0.996 |
|                                                                                                                                        |        |        |       | metal5: | 6.4    | 10.4     | 0.812 |

Figure 10: Shielding analysis results obtained in the file BATCHARGER\_init\_shield.rpt.

#### 4 Conclusion

In this laboratory assignment, a valuable insight into SoC floorplanning and IO ring design has been acquired, using the Innovus tool. Initially, the floorplan of the battery charger core was developed according to the proper specifications and optimization procedures. The blocks were placed in order to separate a noisy block from a sensitive area and the pin access to high current and sensitive pins was facilitated. In addition, the interconnection widths were accordingly defined - for instance, by taking into account the pin widths and the effect of electromigration - and the most sensitive nets were shielded with ground. Using a TCL script, the charger core was automatically generated and the respective LEF file was created. With another script, the IO ring core limited design was developed for the charger top. The IO cells selected in this design included buffering of digital signals, pass through for analog signals, supply/ground for core power domains, supply/ground for IO cells, cut cells to separate IO domains, corner cells and fill cells. By complying with the technology IO rules, automatic routing and shielding were successfully performed. Thus, all of the proposed objectives for this laboratory assignment have been achieved.