



# Lab3 Intro Improving Area and Resources

### **Objectives**

- After completing this lab, you will be able to:
  - Manage BRAM and DSP48 resource utilization
  - Improve memory bandwidth
  - Balance resource utilization and performance
  - Distinguish between DATAFLOW directive and Configuration Command functionality



### The Design

- The design under consideration is a Discrete Cosine Transformation (DCT) function on a 8x8 block of data
  - The top-level function dct implements 2D DCT algorithm by first processing each row of the input array via a 1D DCT then processing the columns of the resulting array through the same 1D DCT. It calls read\_data, dct\_2d, and write data functions.
  - The read\_data function consists of two loops RD\_Loop\_Row and RD\_Loop\_Col.
  - The write\_data function is defined consists of two loops to perform writing the result.

```
78 void dct(short input[N], short output[N])
79 {
81
     short buf_2d_in[DCT_SIZE][DCT_SIZE];
     short buf_2d_out[DCT_SIZE][DCT_SIZE];
83
     // Read input data. Fill the internal buffer.
85
     read data(input, buf 2d in);
86
87
     dct_2d(buf_2d_in, buf_2d_out);
88
     // Write out the results.
     write_data(buf_2d_out, output);
90
91 }
```





#### **Procedure**

- ▶ Compile the design in command mode and perform C-verification
- Open the project in Vitis HLS GUI, synthesize, and review results
- Simulate the design
- Improve performance using pipeline
- Optimize fine-grained parallelism
- Improve memory bandwidth
- Apply DATAFLOW directive to improve performance
- Apply RESHAPE directive and analyze



## **Summary**

- In this lab, you learned various techniques to improve the performance and balance resource utilization.
- PIPELINE directive when applied to outer loop will automatically cause the inner loop to unroll. When a loop is unrolled, resources utilization increases as operations are done concurrently. Partitioning memory may improve performance but will increase BRAM utilization.
- When INLINE directive is applied to a function, the lower level hierarchy is automatically dissolved. When DATAFLOW directive is applied, the default memory buffers (of ping-pong type) are automatically inserted between the top-level functions and loops.
- The RESHAPE directive will allow multiple accesses to BRAM, however, care should be taken if a single element requires modification as it will result in read-modify-write operation for the entire word. The console logs can provide insight on what is going on.



# AMDA XILINX

# Thank You

#### Disclaimer and Attribution

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18

© Copyright 2021 Advanced Micro Devices, Inc. All rights reserved. Xilinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

