



# Lab4 Intro Creating a Processor System

#### **Objectives**

- After completing this lab, you will be able to:
  - Understand the steps and directives involved in creating an s\_axilite IP-XACT hardware accelerator from a synthesized design in Vitis HLS
  - Create a processor system using IP Integrator in Vivado
  - Integrate the generated s\_axilite IP-XACT hardware accelerator into the created processor system



### The Design

- The design consists of a FIR filter to filter a 4 KHz tone added to a CD quality (48 KHz) music.
- This lab requires you to develop a peripheral core of the designed filter that can be instantiated in a processor system.
- ▶ The processor system will acquire a stereo music using on-board ADAU1761 CODEC chip from Analog Devices and I<sup>2</sup>S controller, process (bandstop filter) it through the designed filter, and output back to the speaker



#### **Procedure**

- Create a Vitis HLS project for the FIR filter
- Run simulation and verify functionality
- Synthesize the design
- ▶ Run RTL/C Co-simulation
- Setup hardware accelerator IP
- Generate the hardware accelerator IP
- Create a Vitis project
- Generate bitstream and export to Vitis
- Generate an application
- Verify in hardware



## **Summary**

- ▶ In this lab, you added RESOURCE directive to create an s\_axilite IP-XACT hardware accelerator.
- You generated the s\_axilite IP-XACT hardware accelerator.
- You then created a processor system using IP Integrator, integrated the generated IP core, and tested the system with the provided application



# AMDA XILINX

# Thank You

#### Disclaimer and Attribution

The information contained herein is for informational purposes only and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale. GD-18

© Copyright 2021 Advanced Micro Devices, Inc. All rights reserved. Xilinx, the Xilinx logo, AMD, the AMD Arrow logo, Alveo, Artix, Kintex, Kria, Spartan, Versal, Vitis, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Advanced Micro Devices, Inc. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

