Name: Duc Anh Nguyen

Course: EE126

**Date:** 10.24.2022

## Lab Report 3

### I. Introduction:

- The goal of this lab is to implement the pipeline LEGv8 CPU in this figure without a hazard detection or data-forwarding unit. Moreover, it used the previous implementation of the single-cycle CPU from the previous lab.



#### II. Procedure:

- These are the instructions that is going to be implemented in this lab

```
1000101100001010000000010010111
ADD X11, X9, X10
STUR X11, XZR,0
                              11111000000000000000001111101011
                       11001011000010100000000100101100
SUB X12, X9, X10
STUR X11, [XZR,0] 111110000000000000001111101011
STUR X12, [X12,8] 111110000000000000000111101011
STUR X12, [X12,8] 1111100000000001000000110001100
STUR X12, [X12,8] 1111100000000001000000110001100
ORR X21, X19, X20
                             10101010000101000000001001110101
NOP
NOP
STUR X21, [XZR, 0]
                              11111000000000000000001111110101
NOP
NOP
NOP
NOP
LSR X21, X19, X20
                              11010011010101000000001001110101
```

- The contents of the register and memory:

# Registers

### DMEM

- To understand the pipeline during each cycle, I have drawn the cycles of these instructions to understand how the pipeline registers communicate with each other.



- In the upper figure, the data dependencies are colored in orange and the arrow will point out next instructions that is going to be affected by the data dependencies.
- Let's analyze the first data hazard with the register X11 in instruction 1, 2, and 3.
- In instruction 1, X11 is going to be the destination source of X9 and X10. However, the results are not going to be written until cycle 5 in the WB stage, which results in instructions getting the wrong value of X11 in the next instruction.
- The results of X11 of instruction 1 should be 18 as X10 + X9 = 18



In the above figure, in the MEM stage of instruction 2 at cycle 5, the address,

MEM\_aluresult, and the write data, in which MEM\_RD2, is not what we expected it to

be as the write data should be the new value of X11, which is 18.



- Now in instruction 4, during the EX-stage at cycle 6 and MEM stage at cycle 7, the value of X11 has passed through the WB stage at cycle 5. Therefore, the new value of the instruction load into address should be correct



- The figure above shows the values of register and memory contents at cycle 5 and 6. The blue markup is the value of the registers X11 being updated during the WB stage of cycle 5, and the yellow markup is the value of memory contents being updated using the old values of X11, which is Hx002, that we have discussed above.

- The next data hazard is going the dependencies of X12 in instruction 3, 5, and 6, which is like the problem of X11 dependencies.
- The value of new X12 is X9 X10 = 10 8 = 8 (hexadecimal)
- As instruction 4 depends on the instruction 3 to finish writing into register X12 during cycle 7, it fetches the old value of X12 in the EX-stage and MEM stage, illustrated by the blue markup of the figure below.



- In instruction 6, the EX and MEM stage fetch the new values of X12 as instruction 3 finishes its WB stage. We can see those values below.



- These are cycle 7 and 8 of instruction 3 and 4 in the figure below. The blue markup is the changes to X12 by instruction 3 with its new value, and the yellow markup is the changes to the memory contents with the new value of X11 for instruction 4



- The next data dependency is register X21 for instruction 7, 10, and 17, but because NOP has been applied to prevent data hazard, there should not be any wrong value being stored.



During cycle 10 and 11, the results of instruction 6 and 7 has been shown in the above figure. The yellow markup is the results of instruction 7 and the results are stored in X21, and the blue markup is the new value of X12, which is 8, being stored in memory location Hx0010.

- In the figure below are the results of instruction 10, with the blue markup indicates the results.



- The figure below shows the moments where the CPU fetches instruction 15 and produce the results at cycle 19.



