Name: Duc Anh Nguyen

Course: EE126

**Date:** 10.24.2022

### Lab Report 3

### I. Introduction:

- The goal of this lab is to implement the previous components from the earlier lab to form a single-cycle CPU that runs LEGv8 Instructions set.

#### II. Procedure:

- The final test of the program consists of these instructions and contents of the registers and memory are as follows
- Instruction in IMEM:

```
--This is the instruction currently in IMEM
            X9, X9, 1
ADDI
            X10,X9,X11
ADD
            X10, [X11,0]
STUR
            X12, [X11, 0]
LDUR
            X9, 2
CBZ
            X9, X10, X11
ADD
ADD
            X9, X10, X11
            X9, X9, 1
ADDI
            X21, X10, X9
ADD
LSL
            X9, 2
            X9, 2
LSR
--Reset
```

- Contents of Memory and Register:

# Registers

### DMEM

- Signal of Waveform Notation
  - o DEBUG PC: Program Counter
  - o DEBUG INSTRUCTIONS: Instruction that currently being executed
  - o DEBUG TMP REGS: X9 & X10 & X11 & X12
  - DEBUG SAVE REZGS: X19 & X20 & X21 & X22
  - o DEBUG MEM CONTENTS: mem (0) & ... & mem (31)
- Each Registers index are 16 bytes
- Each Memory index are 2 bytes

Cycle 1:



ADDI X9, X9, 1

- Program Counter starts at 0x0000000000000000
- It fetches the 32-bit instruction in hexadecimal
- Register X9 changes from 0x000 to 0x001 in the DEBUG\_TMP\_REGS, which the original content is 0x000.
- Nothing changes in other registers or memory contents

Cycle 2:



ADD X10, X9, X11

- Program Counter increment to 0x00000000000000004
- It fetches the 32-bit instruction in hexadecimal
- Register X10 changes from 0x001 to 0x005 in the DEBUG\_TMP\_REGS because the addition of X11 (0x004) and X9 (0x001) is 0x005.
- Nothing changes in other registers or memory contents

## Cycle 3:



## STUR X10, [X11, 0]

- Program Counter increment to 0x000000000000000
- It fetches the 32-bit instruction in hexadecimal
- The CPU is storing the value of X10, 0x005, to memory contents mem(4) because X11 is 0x004
- Nothing appears in the waveform because the data is going to be ready in the next clock cycle

Cycle 4:



### LDUR X12, [X11, 0]

- Program Counter increment to 0x000000000000000C
- It fetches the 32-bit instruction in hexadecimal
- In the rising edge of the clock, we can see that the contents of DEBUG\_MEM\_CONTENTS has changes to 0x005 in mem(4)
- Moreover, in the falling edge of the clock, the CPU writes into the register X12 the contents of mem(4) which is 0x005

Cycle 5:



### CBZ X9, 2

- Program Counter increment to 0x0000000000000010
- It fetches the 32-bit instruction in hexadecimal
- Nothing happen here because the register X9 is not 0, so it will not jump

Cycle 6:



B 3

- Program Counter increment to 0x000000000000014
- It fetches the 32-bit instruction in hexadecimal
- The program counter will jump to the offset + program counter location in the next clock cycle after executing this instruction

Cycle 7:



### ADD X9, X9, 1

- It fetches the 32-bit instruction in hexadecimal
- The registers X9 got updated into 0x002 because of X9 = X9 + 1, in which the previous contents of X9 is 0x001

Cycle 8:



ADD X21, X10, X9

- Program Counter increments to 0x0000000000000024
- It fetches the 32-bit instruction in hexadecimal
- The summation of X10, 0x005, and X9, 0x002, is 0x007, which is being stored in X21

Cycle 9:



LSL X9, X9, 2

- Program Counter increments to 0x0000000000000028
- It fetches the 32-bit instruction in hexadecimal
- X9 being shift left by 2, which turns 0x002 into 0x008, and the value is stored in X9

Cycle 10:



LSR X9, X9, 2

- Program Counter increments to 0x000000000000002C
- It fetches the 32-bit instruction in hexadecimal
- X9 being shift right by 2, which turns 0x008 into 0x002, and the value is stored in X9

# Reset Cycle:



#### Reset:

- After finishing the instruction sets, I assert the reset signal and turn the program counter back to 0x00000000000000000.