## **Proof of FAILURE**



This is NOT a 3-input NAND function



$$\overline{A(BC)} != \overline{ABC}$$



This is NOT a 3-input NOR function



$$\overline{A+(\overline{B+C})} := \overline{A+B+C}$$



This is NOT a 3-input XNOR gate

| A B C                             | B⊕C         | ??     | <b>A⊕B⊕</b> C |
|-----------------------------------|-------------|--------|---------------|
| 0 0 0                             | 1           | 0      | 1             |
| 0 0 1<br>0 1 0                    | 0           | 1      | 0<br>0        |
| 0 1 1<br>1 0 0                    | 1<br>1<br>0 | 0<br>1 | 1<br>0        |
| 1 0 1<br>1 1 0                    | 0           | 0      | 1             |
| 1 1 1                             | 1           | 1      | Ŏ             |
|                                   |             | \      |               |
| This circuit is a 3-in XOR gate!! |             |        |               |

$$A \oplus (\overline{B \oplus C}) != \overline{A \oplus B \oplus C}$$

Copyright (C) 2019 John Winans

This documentation describes Open Hardware and is licensed under the CERN OHL v. 1.2.

You may redistribute and modify this documentation under the terms of the CERN OHL v.1.2. (http://ohwr.org/cernohl). This documentation is distributed WITHOUT ANY EXPRESS OR IMPLIED WARRANTY, INCLUDING OF MERCHANTABILITY. ASTISFACTORY QUALITY AND FINESS FOR A PARTICULAR PURPOSE. Please see the CERN OHL v.1.2 Deplicable conditions

If you chose to manufacture products based on this design, please notify me (see license section 4.2) via jwinans@niu.edu

Sheet: /

File: 05-combinatorial-3-in-fails.sch

Title: Can Not Construct These 3-in Functions This Way!!

 Size: USLetter
 Date: 2019-09-07
 Rev: 1

 KiCad E.D.A. eeschema 5.1.5+dfsg1-2build2
 Id: 1/1