# Size Measurement for Translation Look-aside Buffer and Cache in Virtual Machine Mantis

Dave Nguyen, Student, Carleton College, Tanya Amert, Professor, Carleton College

Abstract—This paper presents a comprehensive study to measure empirically the Translation Look-aside Buffer (TLB) and cache sizes in modern CPUs. By developing a program that mimics the process of accessing elements, we will investigate the speed (performance) and size of both TLB and cache hierarchies (layers). Our methodology involves implementing functions designed to access varying numbers of elements and utilize different data access patterns. This approach allows us to infer characteristics such as cache size, the cost of cache misses, and the strategies employed by the CPU for data caching. The findings will allow us to have a deeper understanding of the behaviors of TLB and Cache, therefore, helping in the optimization of the program efficiency and speed.

Index Terms—Translation Look-aside Buffer, Cache, CPU, Hierarchies

#### I. INTRODUCTION

The motivation embarked upon in this project is to acquire a comprehensive and detailed experiment into the empirical characterization and understanding of two of the most critical elements in the foundation of modern computing architectures: the Translation Lookaside Buffer (TLB) and the cache memory. This knowledge is not merely academic; it is practical, enabling the optimization of software to utilize the full potential of existing hardware structure, which, for example, can applied to High-Frequency Trading (HFT).

**Context:** The cache memory concept was first introduced by Maurice Wilkes, a British computer scientist who is regarded as one of the key figures in the early days of computer development in 1965 (Wikipedia, 2023).

Nowadays, cache and TLB are still important in enhancing the performance and efficiency of processors. The TLB plays an important role in efficiently translating virtual-to-physical address translations. On the other hand, the processor cache serves as a quick-accessible storage layer, by storing frequently accessed data and instructions near the CPU.

Through time, the cache memory idea has developed differently but Wilkes's core concept remains unchanged. Overall, cache and TLB open a lot of opportunities for performance improvement in modern computer

**Current Need:** Understanding the characteristics, operational strategies, and performance of the TLB and cache is primarily for the computer science field. This knowledge is not only just academic, but it also is practical, enabling the optimization of software, for example, improvements in

Thank you Mike Tie, Carleton College, for providing me with useful information and equipment to run tests on the Virtual Machine Mantis

processing speed. However, each computer has its own set of cache and TLB which are likely different from others. Most importantly, the effects of TLB and Cache are intertwined with each other, therefore, without a deeper observation, it is extremely hard to recognize each other's effect.

What we did: To come up against this challenge, this project is specialized to mimic the access data process with a range of different array sizes, access frequencies, or ranges,... Then we will extract the result from different controlled experiments we set and analyze the access time or different behaviors of access time to look for the expected characteristic of either the cache or the TLB. We try to deep dive into the architecture, sizes, and operational behaviors of these components.

Related work and why it doesn't do that: While prior studies have provided valuable theoretical frameworks and partial insights into these components, there remains a void in practical, accessible tools that can run on any computer that the user is using. We want to build a product that users can easily try and test themselves at home. This will make the understanding of Cache and TLB more easily and exciting for users.

Contributions (in light of related work): Our contributions are: we provide a detailed design of the measurement tools that is scalable and accessible with any computer, present empirical data that records the access strategies and performance in real-world scenarios, and finally, unveil some insight regarding the intertwined effect between TLB and Cache

**Organization:** The remainder of the paper is structured as follows: Section II is needed background. Section III outlines the methodology. Section IV presents our experiment results after applying the methodology. Section V is the conclusions of the size of TLB and Cache and how they simultaneously affect access time in virtual machine Mantis and future works. Finally, Section VI is a reference.

# II. BACKGROUND

To understand the significance of and continue on this project, it's essential to delve into the foundational concepts of cache memory and the Translation Lookaside Buffer (TLB), which are two of the most important elements in the architecture of modern processors. we will also proceed to explain what is a virtual machine where we test my project.

# **Cache Memory**

Cache memory provides high-speed data access to a processor by storing instances of programs and data routinely

accessed by the processor. As a result, cache memory reduces the time needed to access data from the main memory. One of the reasons why data from the cache can be accessed so fast is because the cache is located near the CPU. This difference in distance can dramatically diminish access times and reduce dependency on slower main memory, thereby accelerating the overall computing process.

The idea of cache memory can be traced back to the 1960s, with Maurice Wilkes's concept of "slave memory,". This earned him the Turing Award, which is considered one of the highest honors in computer science (Wikipedia, 2023)

Cache memory is organized into several levels (L1, L2, and L3) that vary in size, speed, and proximity to the CPU:

- L1 Cache (Level 1): This is the smallest and fastest cache level, integrated directly into the processor chip. L1 cache stores instructions and data that are immediately required by the CPU, with typical sizes ranging from 2 KB to 64 KB and access time around 0.5 to 1.5 nanoseconds.
- L2 Cache (Level 2): Slightly larger and slower than L1, but still operates at high speeds and is usually integrated into the CPU chip. It has sizes ranging from 256KB to several megabytes and access time is around 3 to 10 nanoseconds.
- L3 Cache (Level 3): L3 cache is shared among all cores
  of the CPU to store data that are less frequently accessed.
  L3 cache sizes can range from 2MB to over 50MB with
  the access time around 10 to 40 nanoseconds.

When the CPU requests data, if the data is found in the cache (a cache hit), it can be accessed quickly. If the data is not in the cache (a cache miss), it must be fetched from the main memory, which takes more time.

We can maximize cache hits by understanding how computers store the data. In most computers, it stored the data in row-major order. In row-major order, elements of an array are stored row by row. Specifically, C (the language that we will use in this experiment) uses row-major order for multi-dimensional arrays.

For example, if we have a cache miss when accessing the 1st element, the elements from the 1st to 16th position will be put in the cache line.

#### Translation Lookaside Buffer (TLB)

The TLB is a special type of cache that stores recent translations of virtual memory addresses to physical addresses. The TLB operates on the principle of spatial and temporal locality, which means it stores the most recently and frequently used address translations.

When a virtual address needs to be translated, the TLB is queried first. If the translation is found, the physical address can be immediately used for data access. If the translation is not found (a "miss"), we need to look it up in the page table.

#### Virtual Machine

Virtual Machines are just like normal computers but they allow multiple operating systems to run concurrently on a single physical machine. Virtual Machine is an essential tool for efficient resource utilization, application testing, and system security.

## III. METHODOLOGY

This project employs a systematic approach to empirically measure the characteristics of cache memory and Translation look-aside buffers (TLB) in modern processors such as size or performance. Our methodology mimics the data access and time the access time per element in nanoseconds. Then we will graph the result and try to see for the "jump", which is when the access time suddenly rises. The "jump" can be considered as a potential boundary between layers of Cache or TLB.

We will specify the access frequency by a cache line (64B) or a page size (4kB)

#### **Time Measurement**

Precise measurement of access times is fundamental to our methodology. For this purpose, we use <code>clock\_gettime(CLOCK\_MONOTONIC)</code> function. This system call provides high-resolution timing information in nanoseconds. This is vital as the access time per element in the cache is so small that it can only be measured in nanoseconds. We capture start and end times before and after our test operations to calculate access times accurately. We need to make sure that we only calculate the time we access the array (after initialization or malloc,...)

Then to minimize any unexpected confounding factors, we need to measure the time in many trials, possibly from 100 to 10000 trials and take the average time access per element.

Here is the example code

```
// Start the clock
clock_gettime(CLOCK_MONOTONIC, &start);
for (int trial = 0; trial < NUM_TRIALS; trial++)
{
    accessArray(array, numElements, randomIncrementNumber);
}

// End the clock
clock_gettime(CLOCK_MONOTONIC, &end);

// Calculate the elapsed time by nanosecond
long long elapsedTime = (end.tv_sec - start.tv_sec) * ONE_BILLION + (end.tv_nsec - start.tv_nsec);

// Calculate the total access time
long long totalAccessTime = NUM_TRIALS * numElements / JUMP;
return (double)elapsedTime / totalAccessTime;</pre>
```

Fig. 1. Code to calculate access time per element

However, we need to consider some potential risks:

- Compiler Optimization: Compilers do many hidden clever things, for example removing loops that increment values that no other part of the program subsequently uses. So to measure the access time correctly, we need to ensure the compiler does not remove any code that we intended for it to run (Arpaci-Dusseau, 2015).
- Multiple CPUs: Most systems today consist of multiple CPUs. Moreover, each CPU will have its own TLB hierarchy. Therefore, without any prevention, the scheduler can allow multiple CPUs to run. This will create fake access time, therefore, dismissing our results (Arpaci-Dusseau, 2015).
- Implementation Mistake: we might unintentionally put
  the data in the cache before we want to measure it. This
  dramatically reduces the measured access time as the data
  is already in the case.

Here is how we came up with different strategies to prevent this potential risk

# **Mitigating Compiler Optimizations**

Adding Random Elements: We incorporate randomness into the memory access patterns to prevent the compiler from applying optimizations that could eliminate or alter the memory accesses we intend to measure. For example, accessing array elements based on a random index calculation can minimize the prefetching effect.

Using Dummy Variables: At the end of the file, we perform operations on dummy variables that involve data accessed during our tests and print it. This technique ensures that the compiler doesn't change the memory access operations in the compiled code, as it acknowledges these operations as influencing the program's output.

## **Preventing Multicore Interference**

Modern multicore systems can introduce incorrectness in measurements due to processes being scheduled on different cores. To prevent this, we need to restrict it to run only 1 specific core. This can be done easily through set\_cpu\_affinity()

Avoiding Unintentional Cache To obtain accurate cache and TLB measurements, our tests must measure access times without the influence of data already present in the cache from prior operations. One of the mistakes, we made is to initialize the array with a random element first in the attempt to minimize the compiler optimization.

However, by doing this, we unintentionally put each element of the array in the cache before even measuring the access time. One solution to this is just to malloc the array without any initialization.

In general, we need to carefully design our measurement routines to avoid unnecessary access to the memory regions being tested before the actual measurement phase. This approach helps in preventing the unintentional "warming up" of the cache with our test data.

```
srand(time(NULL));
// Initialize array
for (long long j = 0; j < sizes[i]; j++)
   array[j] = rand();
```

Fig. 2. Incorrect code which cache elements before measuring access time

• Manual Testing: to check if our program is giving the correct access time. We compared the average access time to the standard access time by cache to see if they were in an acceptable range. If they are out of the range, this indicates there is something wrong

- For automation testing, we also implemented 5 test cases to make sure the code is working correctly. Here are some aspects that we test to make sure the time access to the large array is larger than a small array or ensure the code is accessing the correct number of times.
- Cross Reference: After achieving the size of the Cache, we cross-reference with our existing information of Cache Size in a virtual machine or Wikipedia's information regarding the TLB size

# IV. EXPERIMENT

In this section, we delve into the results obtained from our empirical analysis of cache memory and Translation look-aside buffers (TLB), specifically in the virtual machine Mantis.



Fig. 3. Access Time Per Element from 1MB to 50MB

In Figure 3, we can see the jump happens at 4MB and 20 MB. We interpreted the first jump as the L2 to L3 Cache layer jump as the L1 cache size is only a few kilobytes. And the 2nd jump is the end of the L3 cache. As we can see, since the 2nd jump, the access time becomes linear as it reaches the Random Access Memory (RAM). So we can guess the L3 size is around 20 - 4 = 16 MB.

Now we will look at a much smaller array size

Here we can see that the biggest jump happened when the array size was 32kB (orange point). This suggested that the L1 cache is around 32KB. And this makes L2 cache 4 MB.

In conclusion, through empirical measurement, we calculated the L1, L2, and L3 sizes respectively, 32KB, 4MB, and 16MB. This is matched perfectly with the actual cache size of this virtual machine, which we know through the specification of Mantis.

Now, to measure TLB size, we will do the same but we will take the cache size into account.

In Figure 5, we see 2 jumps but the first jump is the jump we already know which is the L1 to L2 jump so the 2nd Jump around 16 Pages might be the L1 to L2 TLB Jump



Fig. 4. Access Time Per Element from 1kB to 64kb



Fig. 5. Access Time Per Element from 1 to 500 Pages



Fig. 6. Access Time Per Element from 500 to 2000 Pages

Similarly, we found out that the 2nd layer of TLB Jump might end at 1600 Pages.

Although we can't find the actual size of TLB, we have some information about the TLB size of an intel chip, which states that L1 Layer of TLB might consist of up to 64 Page entries, while L2 layers might contain 1024 Page entries (Wikipedia, 2023). Although this information is not specifically for Mantis, it gives a considerably similar amount of pages.

One more thing we want to point out is that if we look at Figure 4, we can see that the access time takes a "mini jump" every 4kB, then becomes faster. This could be due to 2 reasons

- prefetch effect: Modern processors attempt to guess which data will be needed next and load it into the cache in advance.
- Because 4kB is exactly the Page Size. The page is likely loading translation the at each "mini-jump". That is why after the mini-jump the access time becomes faster.

So we can see the TLB and cache both affect the access time.

#### V. CONCLUSION

In this project, we have done a comprehensive exploration of cache memory and Translation look-aside buffers (TLB) within modern computer architectures, to explore their behavior and performance. We successfully determined the sizes of the Cache and delivered an acceptable result of TLB. Moreover, we were able to observe the intertwined effect between Cache and TLB or there exists a pre-fetching effect in modern computers when the access time makes periodic "mini jumps". Moreover, we have created a program that is scalable and applicable to run on other computers making it accessible to multiple users.

**Future Work:** The project opens several opportunities for future work to enhance the understanding and optimization of computing systems. One potential area of exploration involves the deeper investigation of cache coherence mechanisms or effects of multicore processors in parallel computing.

Moreover, we also want to improve our measurement tools so that we can try with a multidimensional array instead of a 1D array to see if there are different behaviors.

Most importantly, we want to create an optimized access data approach so that we can both utilize the cache and TLB behaviors to access the data in minimum time. This can be extremely useful in high-frequency trading where 1 nanosecond can worth millions.

#### VI. REFERENCE

- Arpaci-Dusseau, Remzi H., and Andrea C. Arpaci-Dusseau. "Paging: Faster Translations (TLBs)." In Operating Systems: Three Easy Pieces, Chapter 19. Arpaci-Dusseau Books, 2015
- "Translation lookaside buffer." Wikipedia, The Free Encyclopedia, 2023. Accessed October 1, 2023.
- "Maurice Wilkes." Wikipedia, The Free Encyclopedia, 2023. Accessed October 1, 2023.