



Circuit Simulation Project

#### https://esim.fossee.in/circuit-simulation-project

Name of the participant: Dynaneshwari S Jangale

Title of the circuit: Parallel in Parallel out shift register

### **Theory/Description:**

In this mode, the 4 bit binary input B0, B1, B2, B3 is applied to the data inputs D0, D1, D2, D3 respectively of the four flip-flops. As soon as a negative clock edge is applied, the input binary bits will be loaded into the flip-flops simultaneously. The loaded bits will appear simultaneously to the output side. Only clock pulse is essential to load all the bits.



## Circuit Diagram(s):



# Results (Input, Output waveforms and/or Multimeter readings) :



















### Source/Reference(s):

https://www.tutorialspoint.com/computer\_logical\_organization/digital\_registers.htm