## Indian Institute of Technology Indore

## PARALLEL COMPUTING PROJECT REPORT

# Parallel Training of a Back-Propagation Neural Network Using CUDA

Authors: GVS Akhil Kumar Abhinav Mahesh Kumar

Supervisor: Dr. Kapil Ahuja

December 4, 2018



## Contents

| 1 | Introduction                        | 2  |
|---|-------------------------------------|----|
| 2 | Approach                            | 2  |
| 3 | 1 0                                 | 3  |
|   | 3.1 Sequential                      | 3  |
|   | 3.2 Parallel                        | 3  |
|   | 3.2.1 Step 1: Memory Allocation     |    |
|   | 3.2.2 Step 2: Matrix Multiplication |    |
| 4 | Datasets                            | 7  |
|   | 4.1 MNIST                           | 7  |
|   | 4.2 Iris Flower Dataset             | 7  |
| 5 | Results                             | 8  |
|   | 5.1 MNIST                           | 8  |
|   | 5.2 IRIS                            | 12 |

#### Abstract

In this project, we speed up the training phase of Multilayer Neural Networks by parallelising the matrix operations involved in the backpropagation step using NVIDIA's CUDA model.

#### 1 Introduction

Training an artificial neural network is time-consuming due to the large number of weight updates required to reach an optimal performance.

The cost of implementing computational tractable algorithms for training/testing with large size inputs is extremely high. The bottle-neck in the training of a neural network is the forward/backward propagation step where matrix multiplication is involved. The complexity of matrix multiplication is  $O(n^3)$ .

## 2 Approach

The key to lower execution time is to speed up the layerwise parameter calculations/updates during propagation process. Since the propagation process can be modeled in matrix forms, we will speed up the matrix operations with a parallel scheme focusing on multiplications.

We use the GPU to perform the operations rather than the traditional CPU. This is because a CPU consists of a few cores (up to 24) optimized for sequential serial processing. It is designed to maximize the performance of a single task within a job. On the other hand, a GPU uses thousands of smaller and more efficient cores for a massively parallel architecture aimed at handling multiple functions at the same time.

Modern GPUs provide superior processing power, memory bandwidth and efficiency over their CPU counterparts. They are 50–100 times faster in tasks that require multiple parallel processes.

We use CUDA (Compute Unified Device Architecture), a parallel computing platform and an API model that was developed by Nvidia. Using

CUDA, we utilize the power of Nvidia GPUs to perform parallel computing operations.

## 3 Matrix Multiplication Algorithm

#### 3.1 Sequential

#### Algorithm 1 Sequential Matrix Multiplication Algorithm

```
Require: Matrices A and B
 1: Let C be a new matrix of the appropriate size
 2: for i from 1 \rightarrow n do
        for j from 1 \to p do
 3:
 4:
            Let sum = 0
            for k from 1 \to m do
 5:
                Set sum \leftarrow sum + A_{ik} \times B_{ki}
 6:
 7:
            end for
            Set C_{ij} \leftarrow sum
 8:
        end for
10: end for
11: return C
```

#### 3.2 Parallel

In the parallel algorithm, we use NVIDIA's CUDA API to perform matrix multiplications using the GPU instead of the CPU.

#### 3.2.1 Step 1: Memory Allocation

The matrix data initially lies in the host memory. To allow the processors in the GPU to perform operations on this data, we need to move it to the device(GPU) memory.

To do this, we can use the following command:

```
cudaMalloc((void **) &host_object, mem_size);
```



Figure 1: Host and Device Memory

where host\_object is a pointer and mem\_size is the space which needs to be allocated. However, to avoid constant copying from host to device memory and vice versa, we use the concept of **Unified Memory**.



Figure 2: Unified Memory

In Unified Memory, both CPU and GPU are able to acess the same memory location. This sigficantly reduces the overhead.

#### 3.2.2 Step 2: Matrix Multiplication

We use the same algorithm mentioned in the sequential section but here, we adapt it to allow multiple processors to work on the completion of the algorithm. NVIDIA's GPU's follows a Grid, Block and Thread model like in

Figure 3.



Figure 3: Grid, Block and Thread Model

The following code block demonstrate matrix multiplication using the grid/blocks/threads.

```
#include <math.h>
#include <iostream>
#include "cuda_runtime.h"
#include "kernel.h"
#include <stdlib.h>
```

```
using namespace std;
__global__ void matrixMultiplicationKernel(float* A, float* B, float* C, int N) {
    int ROW = blockIdx.y*blockDim.y+threadIdx.y;
    int COL = blockIdx.x*blockDim.x+threadIdx.x;
    float tmpSum = 0;
    if (ROW < N && COL < N) {
        // each thread computes one element of the block sub-matrix
        for (int i = 0; i < N; i++) {
            tmpSum += A[ROW * N + i] * B[i * N + COL];
    C[ROW * N + COL] = tmpSum;
}
void matrixMultiplication(float *A, float *B, float *C, int N){
    // declare the number of blocks per grid and the number of threads per block
    // use 1 to 512 threads per block
    dim3 threadsPerBlock(N, N);
    dim3 blocksPerGrid(1, 1);
        if (N*N > 512){
            threadsPerBlock.x = 512;
            threadsPerBlock.y = 512;
            blocksPerGrid.x = ceil(double(N)/double(threadsPerBlock.x));
            blocksPerGrid.y = ceil(double(N)/double(threadsPerBlock.y));
        }
    matrixMultiplicationKernel <<< blocksPerGrid, threadsPerBlock >>>(A, B, C, N);
}
             The above algorithm requires the user to set the number of threads per
```

because the parameters would be optimised for the original machine only.

To overcome this, we use the cuBLAS library which automatically sets the parameters based on the available GPU and performs an optimised matrix multiplication.

### 4 Datasets

#### 4.1 MNIST

The MNIST database (Modified National Institute of Standards and Technology database) is a large database of handwritten digits that is commonly used for training various image processing systems. Due to minimal preprocessing required, we can quickly test our algorithm on this dataset.



Figure 4: Sample Data from MNIST Dataset

#### 4.2 Iris Flower Dataset

The data set consists of 50 samples from each of three species of Iris (Iris setosa, Iris virginica and Iris versicolor). Four features were measured from

each sample: the length and the width of the sepals and petals, in centimeters.



Figure 5: Iris Dataset Structure

## 5 Results

## 5.1 MNIST





















## **5.2** IRIS









