# **MESI-ISC Coherency Protocol Design and Verification**

Koushik Seggari Portland State University

koushik@pdx.edu cheedu@pdx.edu

Venkat Sahith reddy Cheedu Srikanth Sigicherla

Portland State University Portland State University

sigicher@pdx.edu

Venkat reddy Lakkireddy Portland State University

lakki@pdx.edu

Abstract—The MESI-ISC protocol extends the traditional MESI (Modified, Exclusive, Shared, Invalid) cache coherence model to incorporate inter-subsystem communication, enabling efficient data consistency across multi-core architectures and distributed memory systems. This protocol is designed to address the challenges of latency and bandwidth bottlenecks in modern high-performance computing environments. Key features include the enhancement of the MESI states to include intercommunication capabilities and optimized data-sharing mechanisms. The protocol ensures consistency while minimizing coherence overhead through adaptive state transitions and targeted invalidation policies. The integration of MESI-ISC with advanced on-chip network architectures supports scalability and robust communication, which is crucial for applications in AI, big data, and real-time processing. This paper details the architectural design, state machine extensions, and simulation results showcasing the protocol's performance improvements in terms of reduced latency and increased throughput compared to conventional MESI implementations.

 Keywords—MESI-ISC Protocol, Cache Coherence, Inter-Subsystem Communication, Multi-Core Architectures, Distributed Memory Systems, Data Consistency, High-Performance Computing, Latency Optimization, Bandwidth Efficiency, State Machine Extensions.

#### I. INTRODUCTION

The rapid advancement of multi-core processor architectures has increased the need for efficient cache coherence protocols to ensure data consistency across distributed memory systems. The MESI (Modified, Exclusive, Shared, Invalid) protocol has long been a standard in achieving coherence. However, with growing system complexity and interconnectivity, traditional MESI faces challenges such as increased latency and limited scalability when handling inter-subsystem communication.

In this project, we focus on understanding the MESI-ISC (Modified, Exclusive, Shared, Invalid - Inter-Subsystem Communication) protocol, which extends MESI by incorporating additional mechanisms for improved communication and efficiency in multi-core and distributed systems. Our objective is to delve into the architectural and operational nuances of MESI-ISC, analyze its advantages over traditional MESI, and implement it in SystemVerilog (SV).

The implementation involves:

Translating the MESI-ISC protocol into SystemVerilog to model its functionality.

Performing synthesis to ensure its design meets performance and hardware constraints.

Evaluating its behavior in terms of scalability and system efficiency.

Through this study, we aim to bridge the gap between theoretical understanding and practical application, offering insights into the protocol's implementation and its implications for modern computing systems.

## II. MESI ISC PROTOCOL

The MESI\_ISC coherency protocol is based on the MESI protocol. This protocol is defined by the order and types of event for each coherency action.

In a basic system any master has a port of a main bus for performing the memory read accesses and writes accesses. In coherency system the masters have to accept information and messages from the coherency controller. The masters of a system that adopts the MESI\_ISC contain additional port of coherency bus. The main bus is used as in a basic system for performs memory accesses. In addition the main bus and the coherency bus are used for the coherence protocol. The transactions of the main bus are initiated and drive by the masters. They respond by the main memory, the system matrix or the coherency controller. The transactions that are done in the main bus are:

- 1. Write access A write access to the memory (legacy bus transaction).
- 2. Read access A read access to the memory (legacy bus transaction).
- 3. Write broadcast A write broadcast request. Asks for all other master to evict and invalidate data of the requested address. This transaction type is unique for coherency systems.
- 4. Read broadcast A read broadcast request. Asks for all other master to evict modified data of the requested address. This transaction type is unique for coherency systems.

The coherency bus is unique for coherency systems. Its transactions are initiated and drive by the coherency controller. They respond by the masters. The transactions that are done in the coherency bus are:

- 1. Write snoop Another master request to write to a requested memory location.
- 2. Read snoop Another master request to read to a requested memory location.
- 3. Enable write A respond to a write broadcast (which was performed in the main bus). It means that the write to the requested memory location can be done.
- 4. Enable read A respond to a read broadcast (which was performed in the main bus). It means that the read to the requested memory location can be done.



Figure: 2.1 - Coherence System with MESI-ISC

Figure: 2.2 - MESI Protocol State Machine

In general, a coherency operation starts when a master (initiator) starts generating an access the memory. Prior to any memory access the master sends a broadcast request in the main memory. The coherency controller spreads the request to all the other masters and collects the responds. Then it enables the initiator to perform the memory access. All operations of the coherency controller are done in the coherency bus.

A coherency operation occurs when one of the caches in the system performs a read miss, a write miss, or a write to a Shared cache line. Write hit, read hit, line eviction, and line invalidate do not cause coherency operations.

The following tables define in detail all the stages for the coherency operations. In the tables the meanings of some expression are: Source/destination: Initiator – A master which requests to perform one of the following memory accesses: (1) A read access to a memory location that is not present in its cache (read miss), or (2) a write access to a memory location that is not present in its cache (write miss) or present and has a Shared state (write to a Shared cache line).

Source/destination: Coherency Controller – The element that is responsible for the broadcast management. In this project is the MESI\_ISC.

 $Source/destination: Snooper-A\ master\ that\ receives\ a\ write\ or\ read\ snoop\ request.$  Bus: Internal - An internal operation in a block.

**2.1 Coherency operation for a write miss:** The following table defines the stages that are done for a write miss.

| Stage | Source                  | Destination             | Bus       | Operation                                   | Comments                                                          |
|-------|-------------------------|-------------------------|-----------|---------------------------------------------|-------------------------------------------------------------------|
| 1     | Initiator               | Coherency<br>Controller | Main      | Send write broadcast                        |                                                                   |
| 2     | Coherency<br>Controller | Initiator               | Main      | Acknowledge write broadcast request         | When it receive the request                                       |
| 3     | Coherency<br>Controller | Snooper                 | Coherency | Write snoop                                 | Done to all masters except the initiator                          |
| 4     | Snooper                 |                         | Internal  | Evicts a dirty line                         | In case the line is M state                                       |
|       |                         |                         |           | Cache state: E/S->I                         | In case the line is E or S states                                 |
|       |                         |                         |           | Do nothing                                  | In case there is no a valid line                                  |
| 5     | Snooper                 | Memory                  | Main      | Write back line to memory Cache state: M->I | In case of eviction                                               |
| 6     | Snooper                 | Coherency<br>Controller | Coherency | Acknowledge<br>write snoop                  |                                                                   |
| 7     | Coherency<br>Controller | Initiator               | Coherency | Enable write                                | After all masters<br>acknowledged the<br>write<br>snoop broadcast |
| 8     | Initiator               | Memory                  | Main      | Read line                                   | Fill line                                                         |

Table: 2.1.1 -Coherency operation for a write miss

# 2.2 Coherency operation for a read miss

| Stage | Source     | Destination | Bus       | Operation             | Comments              |
|-------|------------|-------------|-----------|-----------------------|-----------------------|
| 1     |            | Coherency   |           |                       |                       |
|       | Initiator  | Controller  | Main      | Send read broadcast   | -                     |
| 2     | Coherency  |             |           | Acknowledge read      | When it receives the  |
|       | Controller | Initiator   | Main      | broadcast             | request               |
| 3     | Coherency  |             |           |                       | Done to all masters   |
|       | Controller | Snooper     | Coherency | Read snoop            | except the initiator  |
| 4     | Snooper    | Internal    | -         | Write back dirty line | In case the line is M |

| 5 | Snooper | Internal   | -         | Cache state: E->S  | -                     |
|---|---------|------------|-----------|--------------------|-----------------------|
| 6 |         |            |           |                    | In case the line is S |
|   |         |            |           |                    | or there is no valid  |
|   | Snooper | Internal   | -         | Do nothing         | line                  |
| 7 |         |            |           | Write back line to |                       |
|   | Snooper | Main       | Main      | memory             | In case of eviction   |
| 8 | Snooper | Main       | Main      | Cache state: M->S  | -                     |
| 9 |         | Coherency  |           | Acknowledge read   |                       |
|   | Snooper | Controller | Coherency | snoop              | -                     |

Table: 2.2.1 Coherency operation for a read miss

#### 2.3 Coherency operation for a write to a Shared line

The following table defines the stages that are done for a write hit to a line in a Shared state.

| Stage | Source               | Destination             | Bus       | Operation                                        | Comments                                       |
|-------|----------------------|-------------------------|-----------|--------------------------------------------------|------------------------------------------------|
| 1     | Initiator            | Coherency<br>Controller | Main      | Send Write broadcast                             |                                                |
| 2     | Coherency Controller | Initiator               | Main      | Acknowledge write broadcast request              |                                                |
| 3     | Coherency Controller | Snooper                 | Coherency | Write snoop                                      | Done to all masters except the initiator       |
| 4     | Snooper              |                         | Internal  | Invalidates the valid line:<br>Cache state: S->I |                                                |
| 5     | Snooper              | Coherency<br>Controller | Coherency | Acknowledge write snoop                          |                                                |
| 6     | Coherency Controller | Initiator               | Coherency | Enable write                                     | After all masters acknowledged the write snoop |
| 7     | Snooper              |                         | Internal  | Write to the cache<br>Cache state: S->M          | For the cache line that contains the read data |

Table: 2.3.1 Coherency operation for a write to a Shared line

## **Key Design Features**

# 1. Round-Robin Arbitration:

A priority register (fifos\_priority) determines which FIFO has the highest priority.

This priority rotates whenever a broadcast request is written to the broadcast FIFO.

Barrel shifters (fifos\_priority\_barrel\_shiftl\_X) calculate rotated priorities.

## 2. FIFO Selection:

The fifo\_select\_oh signal uses the priority to select the FIFO that will supply data to the broadcast FIFO. Logic ensures that only non-empty FIFOs are selected.

# 3. Acknowledge Generation:

Each FIFO sends an acknowledgment when a broadcast request is successfully stored.

Acknowledgment conditions:

FIFO is not full.

Valid broadcast commands (WR BROAD, RD BROAD) are received.

#### 4. Unique Broadcast IDs:

Each request has a unique ID (breq id array o).

IDs are cyclically assigned using a base value (breq\_id\_base) incremented with every broadcast cycle.

#### 4. Data Muxing:

Multiplexes the appropriate FIFO's data to the broadcast FIFO outputs (broad \* o).

#### III. Conversion and Synthesis

#### 3.1 Overview of MESI-ISC Conversion

The MESI (Modified, Exclusive, Shared, Invalid) protocol was initially modeled in a high-level language to facilitate understanding and analysis of its state transitions and communication patterns. The conversion of this protocol into **SystemVerilog (SV)** was carried out to enable **hardware description** and integration into modern digital design workflows. The translation involved defining the MESI-ISC state machine and transitions using **SV constructs**, ensuring the integrity of the protocol's behavior was preserved. Key challenges during this phase included:

- Mapping high-level state definitions to **SystemVerilog constructs**.
- Maintaining **state coherence** across multiple cores and caches.
- Implementing valid synchronization mechanisms to match the MESI protocol's requirements.

# 3.2 SystemVerilog Implementation

The SystemVerilog model was structured hierarchically to reflect the modular nature of MESI-ISC. This included:

- State Machine Logic: Encoding the MESI states (Modified, Exclusive, Shared, Invalid) and their transitions.
- Transaction Manager: Handling memory operations such as reads, writes, and invalidations.
- Coherence Controller: Coordinating between multiple caches and ensuring consistency.

The design was optimized to minimize logic complexity while ensuring scalability for multi-core systems. **Assertions and functional coverage metrics** were integrated to verify that the SystemVerilog implementation adhered to the original MESI-ISC specifications.

#### 3.3 Synthesis of SystemVerilog Design

The SystemVerilog model was synthesized using industry-standard tools to convert the high-level description into a **gate-level netlist** suitable for hardware implementation. The synthesis process involved:

- Constraint Definition: Setting timing and power constraints to guide the synthesis tool.
- Technology Mapping: Targeting the design for a specific technology node (e.g., Intel 16nm PDK).
- **Optimization**: Reducing area and power while maintaining performance requirements.

The synthesis results were evaluated based on:

- Area Utilization: The number of logic cells required to implement the design.
- Timing Performance: The maximum clock frequency achievable.
- **Power Consumption**: Dynamic and leakage power estimations.

#### 3.4 Key Observations

During the conversion and synthesis process, several insights were gained:

- SystemVerilog's powerful abstraction capabilities allowed for an efficient representation of the MESI-ISC protocol.
- Synthesis revealed critical paths that required optimization in the state transition logic.
- The design achieved coherence across multiple simulated cores, validating the implementation's correctness.

The successful conversion of MESI-ISC into **SystemVerilog** and subsequent synthesis demonstrated its feasibility for integration into modern cache-coherence systems. The synthesized model is ready for further physical design stages.

#### **Section 4: Results and Analysis**

The **SystemVerilog model** of MESI-ISC was subjected to extensive **verification** to ensure correctness and adherence to the protocol's specifications. Verification was conducted using:

• Testbenches: Comprehensive testbenches were designed to simulate various scenarios, including memory reads, writes, and invalidations.

# **Synthesis Metrics**

After synthesis, the **SystemVerilog design** was evaluated on metrics such as area, timing, and power consumption.



Figure: 3.1 - Schematic of MESI-ISC from Genus.

| Cell Count                                                                                                                                                                                     |                       | Area                                                                                                                             |                                                                                         |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
| Hierarchical Cell Count: Hierarchical Port Count: Leaf Cell Count: Buf/Inv Cell Count: Buf Cell Count: Inv Cell Count: CT Buf/Inv Cell Count: Combinational Cell Count: Sequential Cell Count: | 47<br>68<br>0<br>1417 | Combinational Area: Noncombinational Area: Buf/Inv Area: Total Buffer Area: Total Inverter Area: Macro/Black Box Area: Net Area: | 3371.728501<br>5818.881168<br>221.613571<br>119.19<br>102.42<br>0.000000<br>3261.588071 |  |
| Macro Count:                                                                                                                                                                                   | 0                     | Cell Area:<br>Design Area:                                                                                                       | 9190.609669<br>12452.197740                                                             |  |

Figure: 3.2 – Cell Count and Area of the MESI-ISC

# We generated the Slack report for the design

```
| Startpoint: Not1, 16c Prop. | Inforting | Infortance | Inforting | Inforting
```

Figure: 3.3 – Slack report for the MESI-ISC.

#### **Results:**

```
Watchdog finish
Statistic
CPU 3. WR:
                 165 RD:
                               304 NOP:
                                              261
CPU 2. WR:
                152 RD:
                               324 NOP:
                                              257
CPU 1, WR:
                 149 RD:
                               309 NOP:
                                              228
CPU 0. WR:
                  161 RD:
                                305 NOP:
                                               237
Total rd and wr accesses:
                                1869
** Note: $finish
                  : /u/cheedu/ECE571-F24/mesi_isc/trunk/src/tb/mesi_isc_tb.sv(170)
   Time: 2000950 ns Iteration: 1 Instance: /mesi_isc_tb
Break in Module mesi_isc_tb at /u/cheedu/ECE571-F24/mesi_isc/trunk/src/tb/mesi_isc_tb.sv line 170
```

The results highlight the statistical performance of the MESI-ISC Protocol under simulation. Below is a theoretical explanation of the various outputs shown:

#### Watchdog Finish:

Indicates the simulation has completed all test cases or iterations without any interruptions or errors. The watchdog timer ensures the simulation runs within the designated time.

Statistics Breakdown:

The table outlines the number of write (WR) and read (RD) operations executed by each CPU, along with the number of No-Operation (NOP) commands during the simulation.

## **CPU 3:**

Write operations: 165 Read operations: 304

NOP operations: 261

CPU 2:

Write operations: 152 Read operations: 324 NOP operations: 257

CPU 1:

Write operations: 149 Read operations: 309 NOP operations: 228

CPU 0:

Write operations: 161 Read operations: 305 NOP operations: 237

These metrics give insight into how each CPU interacts with the memory subsystem during the simulation, emphasizing read/write operations and periods of inactivity.

#### **Total RD and WR Accesses:**

The total number of read and write operations performed across all CPUs during the simulation is 1869. This metric is crucial for evaluating the throughput and efficiency of the protocol implementation. Simulation Time and Iteration Details:

Time: The simulation ran for 2000950 ns (nanoseconds), which represents the duration of the test.

Iteration: Specifies the iteration count of the test case executed (in this case, iteration 1).

Instance: Refers to the specific instance of the MESI-ISC testbench module (mesi\_isc\_tb), located at /mesi\_isc\_tb.sv.

Simulation Verification:



The simulation statistics confirm that the MESI-ISC protocol was exercised thoroughly, covering a range of operations (reads, writes, and no-ops) across multiple CPUs.

The protocol ensures data coherence and consistency, as evident from the systematic read/write operations distributed across CPUs.

#### **Conclusion:**

The implementation and analysis of the MESI-ISC Protocol in SystemVerilog provide a comprehensive understanding of interconnect-based cache coherence mechanisms. This project involved exploring the intricacies of the MESI (Modified, Exclusive, Shared, Invalid) protocol and adapting it to an interconnect-based system. The detailed synthesis and simulation demonstrated the protocol's ability to maintain consistency across multiple CPUs, ensuring efficient read/write operations and resolving conflicts effectively.

Through the design, simulation, and synthesis process, the following key insights were achieved:

Protocol Implementation:

The MESI-ISC protocol was successfully translated into SystemVerilog, showcasing its adaptability for modern hardware design. Practical Utility:

The project underscores the relevance of implementing coherence protocols in interconnect systems, particularly for multi-core processors where maintaining consistency is critical.

By combining theoretical understanding and practical application, this work lays a foundation for further exploration of cache coherence mechanisms and their integration into larger system-on-chip (SoC) designs. Future work may involve scaling the protocol for higher CPU counts, exploring advanced coherence mechanisms, and optimizing synthesis results for better area and power efficiency.

#### REFERENCES:

- 1. Overview :: MESI Coherency InterSection Controller :: OpenCores
- 2.ChipVerify
- 3.MESI protocol | Semantic Scholar
- 4.https://www.researchgate.net/publication/3896246 Modeling and verification of cache coherence protocols.