

# 2-MHz 600-mA Step-Down DC-DC Converter With Mode Control

Check for Samples: LM3676

## **FEATURES**

- 16µA Typical Quiescent Current
- 600mA Maximum Load Capability
- 2MHz Typical PWM Fixed Switching Frequency
- Automatic PFM/PWM Mode Switching or Forced PWM Mode
- Available in Fixed Output Voltages and Adjustable Version
- 8-Lead Non-Pullback WSON Package
- Internal Synchronous Rectification for High Efficiency
- Internal Soft Start
- 0.01µA Typical Shutdown Current
- Operates From a Single Li-Ion Cell Battery
- Only Three Tiny Surface-Mount External Components Required (One Inductor, Two Ceramic Capacitors)
- Current Overload and Thermal Shutdown Protection

## **APPLICATIONS**

- Mobile Phones
- PDAs
- MP3 Players
- WLAN
- Portable Instruments
- Digital Still Cameras
- Portable Hard Disk Drives

## **DESCRIPTION**

The LM3676 step-down DC-DC converter is optimized for powering low voltage circuits from a single Li-lon cell battery and input voltage rails from 2.9V to 5.5V. It provides up to 600mA load current, over the entire input voltage range. There are several different fixed voltage output options available as well as an adjustable output voltage version.

The LM3676 has a mode-control pin that allows the user to select continuous Pulse Width Modulation (PWM) mode over the complete load range or an intelligent PFM-PWM mode that changes modes depending on the load. PWM mode offers superior efficiency under high load conditions (>100mA) and the lowest output noise performance. In Auto mode, PFM-PWM, hysteretic PFM extends the battery life through reduction of the quiescent current to 16μA (typ.) during light loads and system standby.

The LM3676 is available in a 8-lead non-pullback WSON package in leaded (PB) and lead-free (NO PB) versions. A high switching frequency of 2 MHz (typ) allows use of tiny surface-mount components, an inductor and two ceramic capacitors.

## TYPICAL APPLICATION CIRCUITS



Figure 1. Typical Application Circuit

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Figure 2. Typical Application Circuit for ADJ Version

## **PIN DIAGRAM**



Figure 3. Top View WSON-8 Package Package Number NGQ0008A

## PIN DESCRIPTIONS (8-Lead WSON)

| Pin No. | Name | Description                                                                                                                                                                                                                                               |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | PGND | Power Ground Pin.                                                                                                                                                                                                                                         |
| 2       | SW   | Switching node connection to the internal PFET switch and NFET synchronous rectifier.                                                                                                                                                                     |
| 3       | MODE | Mode Control Pin: > 1.0V selects continuous PWM mode ; <0.4V selects Auto (PFM-PWM) mode. Do not leave this pin floating.                                                                                                                                 |
| 4       | FB   | Feedback analog input. Connect directly to the output filter capacitor for fixed voltage versions. For adjustable version external resistor dividers are required (see Figure 2). The internal resistor dividers are disabled for the adjustable version. |
| 5       | EN   | Enable pin. The device is in shutdown mode when voltage to this pin is <0.4V and enabled when >1.0V. Do not leave this pin floating.                                                                                                                      |
| 6       | NC   | Not Connected. Leave Pin Floating. Do Not Connect to other pins                                                                                                                                                                                           |
| 7       | SGND | Signal Ground Pin.                                                                                                                                                                                                                                        |
| 8       | VIN  | Power Supply input. Connect to the input filter capacitor (see Figure 1).                                                                                                                                                                                 |



# ORDERING INFORMATION(1)(2)

| IN ORMATION        |
|--------------------|
|                    |
| Voltage Option (V) |
|                    |
| 4.5                |
| 1.5                |
|                    |
|                    |
| 4.0                |
| 1.8                |
|                    |
|                    |
| 2.2                |
| 3.3                |
|                    |
|                    |
| Adjustable         |
| Adjustable         |
|                    |
|                    |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

# **Absolute Maximum Ratings**(1)(2)

| Absolute maximum Natings                      |                                        |       |  |  |  |  |  |  |
|-----------------------------------------------|----------------------------------------|-------|--|--|--|--|--|--|
| V <sub>IN</sub> Pin: Voltage to GND           | -0.2V to 6.0V                          |       |  |  |  |  |  |  |
| FB, SW, EN, Mode Pin:                         | (GND-0.2V) to (V <sub>IN</sub> + 0.2V) |       |  |  |  |  |  |  |
| Continuous Power Dissipation (3)              | Internally Limited                     |       |  |  |  |  |  |  |
| Junction Temperature (T <sub>J-MAX</sub> )    | +125°C                                 |       |  |  |  |  |  |  |
| Storage Temperature Range                     | −65°C to +150°C                        |       |  |  |  |  |  |  |
| Maximum Lead Temperature (Soldering, 10 sec.) |                                        | 260°C |  |  |  |  |  |  |
| ESD Rating <sup>(4)</sup>                     | Human Body Model                       | 2 kV  |  |  |  |  |  |  |
| ESD Rating (7                                 | Machine Model                          | 200V  |  |  |  |  |  |  |
|                                               |                                        |       |  |  |  |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings may not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at T<sub>J</sub>= 150°C (typ.) and disengages at T<sub>J</sub>= 130°C (typ.).
- (4) The Human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. MIL-STD-883 3015.7

Copyright © 2006–2013, Texas Instruments Incorporated

## SNVS426C - NOVEMBER 2006-REVISED MAY 2013



# Operating Ratings(1) (2)

| Input Voltage Range                                        | 2.9V to 5.5V    |
|------------------------------------------------------------|-----------------|
| Recommended Load Current                                   | 0mA to 600 mA   |
| Junction Temperature (T <sub>J</sub> ) Range               | −30°C to +125°C |
| Ambient Temperature (T <sub>A</sub> ) Range <sup>(3)</sup> | −30°C to +85°C  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings may not imply performance limits. For performance limits and associated test conditions, see the Electrical Characteristics tables.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) In Applications where high power dissipation and/or poor package resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX</sub>), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>) and the junction to ambient thermal resistance of the package (θ<sub>JA</sub>) in the application, as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX</sub> (θ<sub>JA</sub>X P<sub>D-MAX</sub>). Refer to Dissipation rating table for P<sub>D-MAX</sub> values at different ambient temperatures.

# **Thermal Properties**

| Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> ) for 4 layer board <sup>(1)</sup> | 56°C/W |
|--------------------------------------------------------------------------------------------|--------|
| (-3/4)                                                                                     |        |

(1) Junction to ambient thermal resistance (θ<sub>JA</sub>) is highly application and board layout dependent. In applications where high power dissipation exists, special care must be given to thermal dissipation issues in board design. Specified value of 130 °C/W for WSON is based on a 4 layer, 4" x 3", 2/1/1/2 oz. Cu board as per JEDEC standards is used.

# Electrical Characteristics (1) (2) (3)

Limits in standard typeface are for  $T_J = 25^{\circ}\text{C}$ . Limits in **boldface** type apply over the full operating junction temperature range ( $-30^{\circ}\text{C} \le T_J \le +125^{\circ}\text{C}$ ). Unless otherwise noted, specifications apply to the LM3676SD with  $V_{IN} = 3.6V$ 

| Symbol                | Parameter                            | Test Conditions                                                                    | Min | Тур    | Max  | Unit |
|-----------------------|--------------------------------------|------------------------------------------------------------------------------------|-----|--------|------|------|
| $V_{FB}$              | Feedback Voltage (Fixed / Adj) (4)   |                                                                                    | -4  |        | +4   | %    |
|                       | Line Regulation                      | $2.9V \le V_{IN} \le 5.5V$<br>$I_O = 10 \text{ mA}$                                |     | 0.031  |      | %/V  |
|                       | Load Regulation                      | 100 mA $\leq I_0 \leq 600$ mA $V_{IN}=3.6V$                                        |     | 0.0013 |      | %/mA |
| $V_{REF}$             | Internal Reference Voltage           |                                                                                    |     | 0.5    |      | V    |
| I <sub>SHDN</sub>     | Shutdown Supply Current              | EN = 0V                                                                            |     | 0.01   | 2    | μΑ   |
| IQ                    | DC Bias Current into V <sub>IN</sub> | No load, device is not switching (FB forced higher than programmed output voltage) |     | 16     | 35   | μA   |
| R <sub>DSON (P)</sub> | Pin-Pin Resistance for PFET          |                                                                                    |     | 380    | 500  | mΩ   |
| R <sub>DSON (N)</sub> | Pin-Pin Resistance for NFET          |                                                                                    |     | 250    | 400  | mΩ   |
| I <sub>LIM</sub>      | Switch Peak Current Limit (5)        | Open Loop                                                                          | 830 | 1020   | 1200 | mA   |
| $V_{IH}$              | Logic High Input for EN and Mode Pin |                                                                                    | 1.0 |        |      | V    |
| V <sub>IL</sub>       | Logic Low Input for EN and Mode Pin  |                                                                                    |     |        | 0.4  | V    |
| I <sub>EN</sub>       | Enable (EN) Input Current            |                                                                                    |     | 0.01   | 1    | μΑ   |
| I <sub>Mode</sub>     | Mode Pin Input Current               |                                                                                    |     | 0.01   | 1    | μΑ   |
| Fosc                  | Internal Oscillator Frequency        | PWM Mode                                                                           | 1.6 | 2      | 2.6  | MHz  |

- (1) All voltages are with respect to the potential at the GND pin.
- (2) Min and Max limits are specified by design, test or statistical analysis. Typical numbers represent the most likely norm.
- (3) The parameters in the electrical characteristic table are tested at  $V_{IN}$ = 3.6V unless otherwise specified. For performance over the input voltage range refer to datasheet curves.
- (4) Test condition: for V<sub>OUT</sub> less than 2.5V, V<sub>IN</sub> = 3.6V; for V<sub>OUT</sub> greater than or equal to 2.5V, V<sub>IN</sub> = V<sub>OUT</sub> + 1V.
- (5) Refer to datasheet curves for closed loop data and its variation with regards to supply voltage and temperature. Electrical Characteristic table reflects open loop data (FB=0V and current drawn from SW pin ramped up until cycle by cycle current limit is activated). Closed loop current limit is the peak inductor current measured in the application circuit by increasing output current until output voltage drops by 10%.

# **Dissipation Ratings**

| θ <sub>JA</sub>                                         | T <sub>A</sub> ≤ 25°C | T <sub>A</sub> = 60°C | T <sub>A</sub> = 85°C |
|---------------------------------------------------------|-----------------------|-----------------------|-----------------------|
|                                                         | Power Rating          | Power Rating          | Power Rating          |
| 56°C/W (4 layer board) 8 Lead non-pullback WSON package | 1.78W                 | 1.16W                 | 714mW                 |



## **BLOCK DIAGRAM**



Figure 4. Simplified Functional Diagram



# **Typical Performance Characteristics**

Circuit of LM3676,  $V_{IN}$ = 3.6V,  $V_{OUT}$ = 1.5V,  $T_A$ = 25°C, unless otherwise noted.









Figure 6.





Figure 10.



# Typical Performance Characteristics (continued)

1.5300

Circuit of LM3676,  $V_{IN}$ = 3.6V,  $V_{OUT}$ = 1.5V,  $T_A$ = 25°C, unless otherwise noted.



Figure 11.



Output Voltage vs. Temperature (V<sub>OUT</sub> = 1.5V)



90 80 **EFFICIENCY** (%) 70 60 50 40 30 20

Efficiency vs. Output Current ( $V_{OUT} = 1.5V$ , L = 2.2  $\mu$ H)

0.1 10 100 1000 **OUTPUT CURRENT (mA)** Figure 15.



Figure 14.



Submit Documentation Feedback

100

10 0 0.01



# Typical Performance Characteristics (continued)

Circuit of LM3676,  $V_{IN}$ = 3.6V,  $V_{OUT}$ = 1.5V,  $T_A$ = 25°C, unless otherwise noted.















# **Typical Performance Characteristics (continued)**

Circuit of LM3676,  $V_{IN}$ = 3.6V,  $V_{OUT}$ = 1.5V,  $T_A$ = 25°C, unless otherwise noted.







Copyright © 2006–2013, Texas Instruments Incorporated



#### **OPERATION DESCRIPTION**

#### **DEVICE INFORMATION**

The LM3676, a high efficiency step down DC-DC switching buck converter, delivers a constant voltage from a single Li-Ion battery and input voltage rails from 2.9V to 5.5V to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, the LM3676 has the ability to deliver up to 600 mA depending on the input voltage, output voltage, ambient temperature and the inductor chosen.

There are three modes of operation depending on the current required and Mode pin - PWM (Pulse Width Modulation), PFM (Pulse Frequency Modulation), and shutdown. The device operates in PWM mode if the load current > 80 mA or when the Mode pin is set high. When the mode pin is set low, Auto mode, lighter load current causes the device to automatically switch into PFM for reduced current consumption ( $I_Q = 16 \mu A$  typ) and prolong battery life . Shutdown mode turns off the device, offering the lowest current consumption ( $I_{SHUTDOWN} = 0.01 \mu A$  typ).

Additional features include soft-start, under voltage protection, current overload protection, and thermal shutdown protection. As shown in Figure 1, only three external power components are required for implementation.

The part uses an internal reference voltage of 0.5V. It is recommended to keep the part in shutdown until the input voltage is 2.9V or higher.

## **CIRCUIT OPERATION**

During the first portion of each switching cycle, the control block in the LM3676 turns on the internal PFET switch. This allows current to flow from the input through the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of  $(V_{IN}-V_{OLIT})/L$ , by storing energy in a magnetic field.

During the second portion of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of - V<sub>OLIT</sub>/L.

The output filter stores charge when the inductor current is high, and releases it when inductor current is low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.

# **MODE PIN**

Setting the Mode pin low (<0.4V) places the LM3676 in Auto mode. During Auto mode the device automatically switches between PFM-PWM depending on the load. Setting Mode high (>1.0V) places the part in Forced PWM. The part is in forced PWM regardless of the load. Do not leave the Mode pin floating.

# **PWM OPERATION**

During PWM operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve good load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependence, feed forward inversely proportional to the input voltage is introduced.

While in PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.





Figure 26. Typical PWM Operation

## **Internal Synchronous Rectification**

While in PWM mode, the LM3676 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.

## **Current Limiting**

A current limit feature allows the LM3676 to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 1020 mA (typ). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold. This allows the inductor current more time to decay, thereby preventing runaway.

#### PFM OPERATION

At very light load, the converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency.

The part automatically transitions into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

- A. The NFET current reaches zero.
- B. The peak PMOS switch current drops below the  $I_{MODE}$  level, (Typically  $I_{MODE} < 30\text{mA} + V_{IN}/42~\Omega$ ).



Figure 27. Typical PFM Operation

Copyright © 2006–2013, Texas Instruments Incorporated



During PFM operation, the converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between ~0.6% and ~1.7% above the nominal PWM output voltage. If the output voltage is below the 'high' PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage reaches the 'high' PFM threshold or the peak current exceeds the  $I_{PFM}$  level set for PFM mode. The typical peak current in PFM mode is:  $I_{PFM} = 112\text{mA} + V_{IN}/27\Omega$ .

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the 'high' PFM comparator threshold (see Figure 28), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the 'high' PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero and then both output switches are turned off and the part enters an extremely low power mode. Quiescent supply current during this 'sleep' mode is 16µA (typ), which allows the part to achieve high efficiency under extremely light load conditions.

If the load current should increase during PFM mode (see Figure 28) causing the output voltage to fall below the 'low2' PFM threshold, the part will automatically transition into fixed-frequency PWM mode. When  $V_{IN}$  =2.9V the part transitions from PWM to PFM mode at ~35mA output current and from PFM to PWM mode at ~85mA , when  $V_{IN}$ =3.6V, PWM to PFM transition happens at ~50mA and PFM to PWM transition happens at ~100mA, when  $V_{IN}$ =4.5V, PWM to PFM transition happens at ~65mA and PFM to PWM transition happens at ~115mA.



Figure 28. Operation in PFM Mode and Transfer to PWM Mode

## SHUTDOWN MODE

Setting the EN input pin low (<0.4V) places the LM3676 in shutdown mode. During shutdown the PFET switch, NFET switch, reference, control and bias circuitry of the LM3676 are turned off. Setting EN high (>1.0V) enables normal operation. It is recommended to set EN pin low to turn off the LM3676 during system power up and undervoltage conditions when the supply is less than 2.9V. Do not leave the EN pin floating.



#### **SOFT START**

The LM3676 has a soft-start circuit that limits in-rush current during start-up. During start-up the switch current limit is increased in steps. Soft start is activated only if EN goes from logic low to logic high after Vin reaches 2.9V. Soft start is implemented by increasing switch current limit in steps of 70mA, 140mA, 280mA and 1020mA (typical switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up. Typical start-up times with a 10µF output capacitor and 300mA load is 400µs and with 1mA load is 275µs.

#### **LDO - LOW DROP OUT OPERATION**

The LM3676-ADJ can operate at 100% duty cycle (no switching; PMOS switch completely on) for low drop out support of the output voltage. In this way the output voltage will be controlled down to the lowest possible input voltage. When the device operates near 100% duty cycle, output voltage ripple is approximately 25 mV.

The minimum input voltage needed to support the output voltage is

 $V_{IN, MIN} = I_{LOAD} * (R_{DSON (P)} + R_{INDUCTOR}) + V_{OUT}$ 

I<sub>LOAD</sub> = Load current

 $R_{DSON\ (P)}$  = Drain to source resistance of PFET switch in the triode region

 $R_{INDIJCTOR}$  = Inductor resistance



#### APPLICATION INFORMATION

## **OUTPUT VOLTAGE SELECTION FOR LM3676-ADJ**

The output voltage of the adjustable parts can be programmed through the resistor network connected from  $V_{OUT}$  to FB, then to GND.  $V_{OUT}$  is adjusted to make the voltage at FB equal to 0.5V. The resistor from FB to GND (R2) should be 200 k $\Omega$  to keep the current drawn through this network well below the 16  $\mu$ A quiescent current level (PFM mode) but large enough that it is not susceptible to noise. If R2 is 200 k $\Omega$ , and  $V_{FB}$  is 0.5V, the current through the resistor feedback network will be 2.5  $\mu$ A. The output voltage of the adjustable parts ranges from 1.1V to 3.3V.

The formula for output voltage selection is:

$$V_{OUT} = V_{FB} * \left(1 + \frac{R1}{R2}\right) \tag{1}$$

- V<sub>OUT</sub>: output voltage (volts)
- V<sub>FB</sub>: feedback voltage = 0.5V
- R1: feedback resistor from V<sub>OUT</sub> to FB
- · R2: feedback resistor from FB to GND

For any output voltage greater than or equal to 1.1V, a zero must be added around 45 kHz for stability. The formula for calculation of C1 is:

C1 = 
$$\frac{1}{(2 * \pi * R1 * 45 \text{ kHz})}$$
 (2)

For output voltages higher than 2.5V, a pole must be placed at 45 kHz as well. If the pole and zero are at the same frequency the formula for calculation of C2 is:

$$C2 = \frac{1}{(2 * \pi * R2 * 45 \text{ kHz})}$$
 (3)

The formula for location of zero and pole frequency created by adding C1 and C2 is given below. By adding C1, a zero as well as a higher frequency pole is introduced.

$$Fz = \frac{1}{(2 * \pi * R1 * C1)}$$
 (4)

$$Fp = \frac{1}{2 * \pi * (R1 || R2) * (C1+C2)}$$
(5)

See Table 1.

Table 1. LM3676-ADJ Configurations For Various V<sub>OUT</sub> (Circuit of Figure 2)

| V <sub>OUT</sub> (V) | R1(kΩ) | R2 (kΩ) | C1 (pF) | C2 (pF) | L (µH) | C <sub>IN</sub> (µF) | C <sub>OUT</sub> (μF) |
|----------------------|--------|---------|---------|---------|--------|----------------------|-----------------------|
| 1.1                  | 240    | 200     | 15      | none    | 2.2    | 4.7                  | 10                    |
| 1.2                  | 280    | 200     | 12      | none    | 2.2    | 4.7                  | 10                    |
| 1.3                  | 320    | 200     | 12      | none    | 2.2    | 4.7                  | 10                    |
| 1.5                  | 357    | 178     | 10      | none    | 2.2    | 4.7                  | 10                    |
| 1.6                  | 442    | 200     | 8.2     | none    | 2.2    | 4.7                  | 10                    |
| 1.7                  | 432    | 178     | 8.2     | none    | 2.2    | 4.7                  | 10                    |
| 1.8                  | 464    | 178     | 8.2     | none    | 2.2    | 4.7                  | 10                    |
| 1.875                | 523    | 191     | 6.8     | none    | 2.2    | 4.7                  | 10                    |
| 2.5                  | 402    | 100     | 8.2     | none    | 2.2    | 4.7                  | 10                    |
| 2.8                  | 464    | 100     | 8.2     | 33      | 2.2    | 4.7                  | 10                    |
| 3.3                  | 562    | 100     | 6.8     | 33      | 2.2    | 4.7                  | 10                    |



#### INDUCTOR SELECTION

There are two main considerations when choosing an inductor: the inductor should not saturate, and the inductor current ripple should be small enough to achieve the desired output voltage ripple. Different saturation current rating specifications are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C. However, ratings at the maximum ambient temperature of application should be requested from the manufacturer. The minimum value of inductance to ensure good performance is 1.76µH at I<sub>LIM</sub> (typ) dc current over the ambient temperature range. Shielded inductors radiate less noise and should be preferred.

There are two methods to choose the inductor saturation current rating.

#### Method 1:

The saturation current should be greater than the sum of the maximum load current and the worst case average to peak inductor current. This can be written as

where 
$$I_{RIPPLE} = \left(\frac{V_{IN} - V_{OUT}}{2 * L}\right) * \left(\frac{V_{OUT}}{V_{IN}}\right) * \left(\frac{1}{f}\right)$$
 (6)

- I<sub>RIPPLE</sub>: average to peak inductor current
- I<sub>OUTMAX</sub>: maximum load current (600mA)
- V<sub>IN</sub>: maximum input voltage in application
- L: min inductor value including worst case tolerances (30% drop can be considered for method 1)
- f: minimum switching frequency (1.6Mhz)
- V<sub>OUT</sub>: output voltage

#### Method 2:

A more conservative and recommended approach is to choose an inductor that has a saturation current rating greater than the maximum current limit of 1200mA.

A 2.2  $\mu$ H inductor with a saturation current rating of at least 1200 mA is recommended for most applications. The inductor's resistance should be less than  $0.3\Omega$  for good efficiency. Table 2 lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor could be considered. For noise critical applications, a toroidal or shielded-bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise shielded inductor, in the event that noise from low-cost bobbin models is unacceptable.

Table 2. Suggested Inductors and Their Suppliers

| Model         | Vendor    | Dimensions LxWxH (mm) | D.C.R (max) |
|---------------|-----------|-----------------------|-------------|
| DO3314-222MX  | Coilcraft | 3.3 x 3.3 x 1.4       | 200 mΩ      |
| LPO3310-222MX | Coilcraft | 3.3 x 3.3 x 1.0       | 150 mΩ      |
| ELL5GM2R2N    | Panasonic | 5.2 x 5.2 x 1.5       | 53 mΩ       |
| CDRH2D14-2R2  | Sumida    | 3.2 x 3.2 x 1.55      | 94 mΩ       |

# INPUT CAPACITOR SELECTION

A ceramic input capacitor of 4.7  $\mu$ F, 6.3V is sufficient for most applications. Place the input capacitor as close as possible to the V<sub>IN</sub> pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. **The minimum input capacitance to ensure good performance is 2.2\muF at 3V dc bias including tolerances and over ambient temperature range.** The input filter capacitor supplies current to the PFET switch of the LM3676 in the first half of each cycle and reduces voltage ripple imposed on the input power source. A ceramic capacitor's low ESR provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select a capacitor with sufficient ripple current rating. The input current ripple can be calculated as:



$$I_{RMS} = I_{OUTMAX} * \sqrt{\frac{V_{OUT}}{V_{IN}} * \left(1 - \frac{V_{OUT}}{V_{IN}} + \frac{r^2}{12}\right)}$$

$$(V_{IN} - V_{OUT}) * V_{OUT}$$

The worst case is when  $V_{IN} = 2 * V_{OUT}$ 

(7)

#### **OUTPUT CAPACITOR SELECTION**

A ceramic output capacitor of 10 µF, 6.3V is sufficient for most applications. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer and dc bias curves should be requested from them as part of the capacitor selection process.

The minimum output capacitance to ensure good performance is 5.75µF at 1.8V dc bias including tolerances and over ambient temperature range. The output filter capacitor smoothes out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and by the R<sub>ESR</sub> and can be calculated as:

Voltage peak-to-peak ripple due to capacitance can be expressed as follow:

$$V_{PP-C} = \frac{I_{RIPPLE}}{4^*f^*C} \tag{8}$$

Voltage peak-to-peak ripple due to ESR can be expressed as follow:

$$V_{PP-ESR} = (2 * I_{RIPPLE}) * R_{ESR}$$

Because these two components are out of phase the rms (root mean squared) value can be used to get an approximate value of peak-to-peak ripple.

The peak-to-peak ripple voltage, rms value can be expressed as follow:

$$V_{PP-RMS} = \sqrt{V_{PP-C}^2 + V_{PP-ESR}^2}$$
(9)

Note that the output voltage ripple is dependent on the inductor current ripple and the equivalent series resistance of the output capacitor (R<sub>ESR</sub>).

The R<sub>ESR</sub> is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

Table 3. Suggested Capacitors and Their Suppliers

| Model                      | Туре         | Vendor      | Voltage Rating | Case Size<br>Inch (mm) |  |
|----------------------------|--------------|-------------|----------------|------------------------|--|
| 4.7 μF for C <sub>IN</sub> |              |             |                |                        |  |
| C2012X5R0J475K             | Ceramic, X5R | TDK         | 6.3V           | 0805 (2012)            |  |
| JMK212BJ475K               | Ceramic, X5R | Taiyo-Yuden | 6.3V           | 0805 (2012)            |  |
| GRM21BR60J475K             | Ceramic, X5R | Murata      | 6.3V           | 0805 (2012)            |  |
| C1608X5R0J475K             | Ceramic, X5R | TDK         | 6.3V           | 0603 (1608)            |  |
| 10 μF for C <sub>OUT</sub> |              |             |                |                        |  |
| GRM21BR60J106K             | Ceramic, X5R | Murata      | 6.3V           | 0805 (2012)            |  |
| JMK212BJ106K               | Ceramic, X5R | Taiyo-Yuden | 6.3V           | 0805 (2012)            |  |
| C2012X5R0J106K             | Ceramic, X5R | TDK         | 6.3V           | 0805 (2012)            |  |
| C1608X5R0J106K             | Ceramic, X5R | TDK         | 6.3V           | 0603 (1608)            |  |

Product Folder Links: LM3676



#### **BOARD LAYOUT CONSIDERATIONS**

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or instability.

Good layout for the LM3676 can be implemented by following a few simple design rules below. See Figure 29 for top layer board layout.



Figure 29. Top Layer of Board Layout for LM3676

- 1. Place the LM3676, inductor and filter capacitors close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must be given to place the input filter capacitor very close to the V<sub>IN</sub> and GND pin.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor through the LM3676 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground through the LM3676 by the inductor to the output filter capacitor and then back through ground forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 3. Connect the ground pins of the LM3676 and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM3676 by giving it a low-impedance ground connection. Connect SGND to PGND at one single point within the board layout.
- 4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.



- 5. Route noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power components. The voltage feedback trace must remain close to the LM3676 circuit and should be direct but should be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter's own voltage feedback trace. A good approach is to route the feedback trace on another layer and to have a ground plane between the top layer and layer on which the feedback trace is routed. In the same manner for the adjustable part it is desired to have the feedback dividers on the bottom layer.
- 6. Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noise-sensitive circuitry in the system can be reduced through distance.

In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (since this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal pan and power to it is post-regulated to reduce conducted noise, using low-dropout linear regulators.

Submit Documentation Feedback

Copyright © 2006–2013, Texas Instruments Incorporated



# **REVISION HISTORY**

| Changes from Revision B (April 2013) to Revision C |                                                    |  |    |  |  |
|----------------------------------------------------|----------------------------------------------------|--|----|--|--|
| •                                                  | Changed layout of National Data Sheet to TI format |  | 18 |  |  |



# PACKAGE OPTION ADDENDUM

20-Jan-2017

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM3676SD-1.8/NOPB | ACTIVE | WSON         | NGQ     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -30 to 85    | S009B          | Samples |
| LM3676SD-3.3/NOPB | ACTIVE | WSON         | NGQ     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -30 to 85    | S010B          | Samples |
| LM3676SD-ADJ/NOPB | ACTIVE | WSON         | NGQ     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -30 to 85    | S008B          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

20-Jan-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 2-Sep-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3676SD-1.8/NOPB | WSON            | NGQ                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LM3676SD-3.3/NOPB | WSON            | NGQ                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LM3676SD-ADJ/NOPB | WSON            | NGQ                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |

www.ti.com 2-Sep-2015



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM3676SD-1.8/NOPB | WSON         | NGQ             | 8    | 1000 | 210.0       | 185.0      | 35.0        |  |
| LM3676SD-3.3/NOPB | WSON         | NGQ             | 8    | 1000 | 210.0       | 185.0      | 35.0        |  |
| LM3676SD-ADJ/NOPB | WSON         | NGQ             | 8    | 1000 | 210.0       | 185.0      | 35.0        |  |



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.