# Designing a Microcontroller Using RISC-V in Triple Modular Redundancy for NASA'S Caution & Warning System

### **Authors & Designers:**

Jonah Boe,

Spencer Cheney,

Chris Porter,

**Kyle Tolliver** 

# **Index**

- I. <u>List of Figures</u>
- II. Acronyms
- III. Mission Statement
- IV. <u>Design Specifications</u>
  - a. Required Specifications
  - b. Optional Specifications
- V. <u>Project Report</u>
  - a. Microcontroller Design
    - i. LVDS Full-Duplex and Normal UARTs
    - ii. <u>SPI</u>
    - iii. <u>I2C</u>
    - iv. GPIO
    - v. RISC-V Implementations
  - b. PCB Design
  - c. Drivers and UI Design
- VI. <u>Conclusion</u>

# **List of Figures**

Figure 1: Base LVDS UART Module

Figure 2: <u>SPI Module</u>

Figure 3: Core I2C Module

Figure 4: <u>Bi-directional Buffer for SDA and SCL</u>

Figure 5: <u>I2C SDA Output</u>

Figure 6: Core GPIO Module and GPIO Top Module

Figure 7: <u>Bi-directional Buffer for GPIO</u>

## **Acronyms**

CWS- Caution and Warning System

EMU- Extravehicular Mobility Unit

FIFO- First In First Out

FMC- FPGA Mezzanine Card

FPGA- Field Programmable Gate Array

**HPC- High Pin Count** 

**IP- Intellectual Property** 

**LPC- Low Pin Count** 

LVDS- Low Voltage Differential Signaling

NASA- National Aeronautics and Space Administration

PLSS- Portable Life Support System

**RISC- Reduced Instruction Set Computer** 

TMR- Triple Modular Redundancy

xEMU- Exploratory EMU

# **Mission Statement**

Create and test a microcontroller using TMR with various configurations of the RISC-V open source instruction set on Microsemi's PolarFire radiation tolerant FPGA. This is to test the possibility of using RISC-V architecture in space, specifically the possibility of implementing this system in the CWS in NASA's newest space suit, the xEMU.

# **Design Specifications**

## **Required Specifications**

- Use VHDL, not Verilog/System Verilog
- Multiple configurations of a RISC-V core (at least 3)
- Create a program to benchmark and test RISC-V cores
- Microcontroller architecture with the following features:
  - 10 LVDS Full-Duplex UARTs
  - TMR
  - GPIO pins
  - SPI
  - 12C
- PCB that connects to the PolarFire's FMC HPC with the following features:
  - LCD screen
  - 3-position toggle switch
  - Ports for Full-Duplex LVDS UART using the provided FIFOs
  - LEDs and Switches for testing
  - ADC

## **Optional Specifications**

- Program to test all microcontroller and PCB features
- Interface with program over FPGA's micro USB port
- Microcontroller architecture:
  - PWM signals
  - Normal UART
  - UART over FPGA's micro USB port
  - GPIO interrupts
- PCB:
  - Pressure and humidity sensor
  - Heartrate sensor
  - Accelerometer
  - 12v, 5v, and 3.3v ports
  - SPI, I2C, UART ports

## **Project Report**

## **Microcontroller Design**

There are two main parts to this project the Libero module design and the Softconsole functions used to test and operate each of the Libero modules.

Last semester's team left us with most of a working design for Libero. We edited the design to allow for a working Full Duplex UART and LVDS UART that transmits a differential signal but does not receive.

We did the most work with SoftConsole. We added modules to operate the LVDS and Full-Duplex UART, check status of 10 GPIO switches, we started creating functions to output text to the LCD screen and to control the operation through the large switch on the PCB, and debugged the code that wasn't working correctly.

#### **LVDS Full-Duplex and Normal UARTs**

Last semester's team design for LVDS UART didn't work at all so it was redone to include two different IPs, one is the LVDS IP and the other is a clock generator to create clocks that run at the frequencies required to operate the LVDS IP.

As for the Full-Duplex UART, all that needed to change was to change the settings of the UART\_apb module so it was configured correctly for Full-Duplex. (see figure below).



**Figure 1:** Implementation of a single LVDS UART Module

The biggest problem we encounter with the UART is timing. In the SoftConsole code in order to program the UART to operate at a specific baud rate they use a clock divider equation the becomes inaccurate when the baud rate gets to 1 MHz. The Libero LVDS module is very confusing and isn't set up to work well with UART. Instead of taking in a single signal and turning one signal into an LVDS signal it reads from an array of signals and transmits them one at a time. To combat the issue we set the have the UART Tx connect to each of the input pins of the LVDS module since this is an array of 8 signals this makes the LVDS UART signal 8 times slower than it would normally be. We were only able to get the LVDS module to output a

differential signal that ranges from 0 to 2 volts. All of the Libero documentations says that this is the module needed for LVDS documentation but we weren't able to figure out how to configure the settings to output an LVDS signal. If try to fix this in the future looking at the low power settings of the LVDS module might be able to resolve this issue.

#### SPI

The SPI module is an IP that was implemented when following the tutorial. It has been changed to include five extra SPI select pins to be used for a couple SPI devices on the PCB, and for some external SPI connections.



Figure 2: Smart Design implementation of the SPI module

"SSISS[0]" in the figure above connects to the FPGA's SPI FLASH, which is what is flashed with the program for the processor to run. Limited testing was done for the SPI, but "SPISCLKO" would activate when sending data over SPI.

#### I2C

The I2C communication capabilities have been added into CPU design using a CoreI2C module. This is connected to the processor via the Advanced Peripheral Bus (APB). This module currently uses a single I2C channel set to Full Master RX/TX mode.



Figure 3: CORE I2C IP Module added to the project

Because this module has a separate line for input and output of the serial clock and the serial data, bi-directional buffers are used to combine them. This allows for bi-directional communication using only 2 pins.



Figure 4: Bi-directional buffers combining inputs and output lines of I2C SDA and SCL

This I2C implementation was able to be tested to a small degree. It was verified to produce output on the SDA and SCL pins that it was assigned to. This is the extent that was able to be tested before the quarantine went into effect, so more work will probably be needed to properly configure the I2C module to communicate with the sensors.



Figure 5: I2C SDA output viewed on an oscilloscope

#### **GPIO**

The GPIO pins initially came from the tutorial also, but have been modified to include 32 GPIO ports, both input and output (so they can be configured in software), and are able to send interrupts signals to the ISR.



Figure 6: CORE GPIO IP Module (left) and GPIO Top Module (right)

The GPIO pins were set to both input and output and the interrupt settings were set in the settings of the Core GPIO IP module. To give them the ability to be both an input and an output, a bi-directional buffer had to be added to each GPIO port (this buffer is also used for the I2C IP). To make things look cleaner in the top Smart Design, all of this was implemented in a sub-module call GPIO TOP.



Figure 7: Bi-directional Buffer IP

Not all aspects of the GPIO ports were tested. The tutorial had them set as output only pins with no interrupts attached. This worked in Software, but no testing has been done to see if the changes listed still work as expected.

#### **RISC-V Implementations**

We have the solution for the tutorial we followed implemented as one of our cores. Once we had a solid grasp on the CPU design process, we started from this solution and made the Solution – Copy project. That copy was fully modified to interface with the PCB and should serve as a point of reference if any problems arise. The finished copy was then saved as a separate project for more concise documentation. It was named Solution – MIV\_AXI. The three other processor designs are based on this Solution – MIV\_AXI. Solution – CoreRISCV replaces the processor in Solution – MIV\_AXI with the CoreRISCV processor. MIV\_FP and MIV\_AHB are alternate processors substituted into Solution – MIV\_AXI with one key difference, these two use AHB memory controllers and needed some adaptation to work with the onboard memory (they are close to completion but do require more effort yet to finish them off). All four of these last designs (the three MIV and the one CoreRISCV processors) need to be tested and then they can be benchmarked to see which one works the best.

A more thorough explanation can be found here.

## **PCB** Assembly

Assembling the PCB was rather straight forward. The only major hiccup was the proximity of the VGA connectors to one another. The sockets would not all be accessible at the same time for connection given their proximity to one another and the dimensions of a standard VGA cable connector. For this reason, it was decided to use VGA connectors with both 90-degree and 180-degree connections, staggering them so no two of the same were side by side.

The other issue we encountered in assembling the board was that due to COVID-19 and world health conditions, it would not be viable to outsource the assembly of the PCB.

The PCB was entirely assembled and tested by the team. After all issues had been resolved, we connected the PCB to the PolarFire FPGA PCB and were able to proceed with the software tests.

## **Drivers and UI Design**

Once a RISC-V core is built and loaded onto the FPGA, we can use SoftConsole, a software package to program softcores, to run our custom drivers and software on our cores. This is how we set up the interface with the PCB and how we planned on benchmarking the processors.

We used the user interface that was set up by last semesters team and added functionality to allow the FPGA to communicate over UART, check the status of GPIO pins, we started on using it to create an interface to work with the LCD screen, and debugged and fixed many of the issues used to communicate with sensors.

The LCD functions still need to be debugged. Something with the SPI communication or the actual LCD function isn't working so no text can be outputted to the screen.

The GPIO section of Libero still needs to be looked at. The switches in the PCB are going to a positive and negative part of the same pin and the I/O part of Libero needs to be looked at because now it is reading one switch and counting it for two.

We were not able to start writing functions in SoftConsole to communicate with the Heart Rate, Accelerometer, and Barometer sensor or the ADC on the PCB. There still may be some IPs that need to added to Libero in order to communicate with them.

These efforts were mostly setting up the stage for a later user interface we had planning on designing. NASA wanted us to make a simple interface using the LCD screen and the paddle switch. The FPGA and the PCB together would form a standalone unit. The LCD would display a sensor name and the value currently measured by it. Flipping the paddle switch up or down would send interrupt signals to the processor, prompting it to switch which sensor was currently displayed. The sensors could, for example, be placed into a list that would be iterated through using the paddle switch. The values for each could be held by registers that were updated by the processors. Every small-time interval, those registers could all be updated to their current values, and then whichever sensor in the list was currently selected, its real time value could be refreshed by the LCD so that all displayed information was up to date.

## **Conclusion**

The main goal of this semester was to get all communication, GPIO, LCD, and sensor functions created and to get one processor working with all of the requirements. While we weren't able to complete all of the requirements. We were able to get to a point when with some debugging you should be able to fix all of the issues and create the functions needed to get this project working.

Even with the set backs encountered with COVID-19 we were able to nearly complete all the requirements for a single core. All that is necessary is to debug and resolve the errors with the LVDS module, add in a LVDS module for receiving data, finish the function to communicate with the LCD screen, and fully test the SPI and I2C modules. Once each of these issues are fix for the core that is alright set up it should be easy to adjust the project to work with multiple types of cores.