# WIZ830MJ Datasheet

(Ver. 1.3)



©2013 WIZnet Co., Ltd. All Rights Reserved. For more information, visit our website at <a href="https://www.wiznet.co.kr">www.wiznet.co.kr</a>



# **Document History Information**

| Revision | Data             | Description                                  |
|----------|------------------|----------------------------------------------|
| Ver.1.0  | June 04, 2008    | Release with WIZ830MJ Launching              |
| Ver.1.1  | July 29, 2008    | Modified dimensions(Symbol B and C).         |
| Ver.1.2  | March 4, 2010    | Pin number of A[9:0] modified in Chapter 2.3 |
| Ver.1.3  | January 28, 2013 | Hardware revision(Rev1.1)                    |
| vei.i.s  | January 20, 2013 | Changed just partlist at this revision       |



## **WIZnet's Online Technical Support**

If you have something to ask about WIZnet Products, Write down your question on Q&A Board in WIZnet website (<a href="www.wiznet.co.kr">www.wiznet.co.kr</a>). WIZnet Engineer will give an answer as soon as possible.



## Table of Contents

| 1. | Intro        | oduction                       | 5  |
|----|--------------|--------------------------------|----|
|    | 1.1.         | Features                       | 5  |
|    | 1.2.         | Block Diagram                  | 5  |
| 2. | Pin <i>i</i> | Assignments & descriptions     | 6  |
|    | 2.1.         | Pin Assignments                | 6  |
|    | 2.2.         | Power & Ground                 | 7  |
|    | 2.3.         | MCU Interfaces                 | 7  |
|    | 2.4.         | Network Indicator LED Signals  | 8  |
|    | 2.5.         | Miscellaneous Signals          | 8  |
| 3. | Timi         | ing Diagrams                   | 9  |
|    | 3.1.         | Reset Timing                   | 9  |
|    | 3.2.         | Register / Memory READ Timing  | 9  |
|    | 3.3.         | Register / Memory WRITE Timing | 10 |
| 4. | Dim          | ensions                        | 11 |
| 5. | Sche         | ematic                         | 12 |
| 6. | Part         | lists                          | 13 |



#### 1. Introduction

WIZ830MJ is the network module that includes W5300 (TCP/IP hardwired chip, include PHY), MAG-JACK (RJ45 with X'FMR) with other glue logics. It can be used as a component and no effort is required to interface W5300 and Transformer. The WIZ830MJ is an ideal option for users who want to develop their Internet enabling systems rapidly.

For the detailed information on implementation of Hardware TCP/IP, refer to the W5300 Datasheet.

WIZ830MJ consists of W5300 and MAG-JACK.

- TCP/IP, MAC protocol layer: W5300
- Physical layer: Included in W5300
- Connector: MAG-JACK(RJ45 with Transformer)

#### 1.1. Features

- Supports 10/100 Base TX
- High network performance : Up to 50Mbps
- Supports half/full duplex operation
- Supports auto-negotiation and auto cross-over detection
- IEEE 802.3/802.3u Compliance
- Operates 3.3V with 5V I/O signal tolerance
- Supports network status indicator LEDs
- Includes Hardware Internet protocols: TCP, IP Ver.4, UDP, ICMP, ARP, PPPoE, IGMP
- Includes Hardware Ethernet protocols: DLC, MAC
- Supports 8 independent connections simultaneously
- Supports MCU bus Interface
- Supports Direct/Indirect mode bus access
- Supports 16/8 bit data bus width
- Supports memory-to-memory DMA (only 16bit Data bus width & slave mode)
- Supports Socket API for easy application programming
- Supports hybrid TCP/IP stack(software and hardware TCP/IP stack)
- Supports PPPoE connection (with PAP/CHAP Authentication mode)
- More flexible allocation internal TX/RX memory according to application throughput
- Interfaces with two 2.54mm pitch 2 x 14 header pin

#### 1.2. Block Diagram





## 2. Pin Assignments & descriptions

#### 2.1. Pin Assignments



J1 VCC D15 D13 D14 D12 D11 D9 D10 D7 D8 D5 D6 12 D3 D4 D1 D2 GND D0 **A8** Α9 20 A6 A7 22 A4 A5 24 A2 A3 26 A0 A1 27 28

J2 BIT16EN VCC. /TXLED /LINKLED /RXLED /COLLED /SPDLED /FDXLED GND /ACTLED BRDY2 BRDY3 BRDY0 BRDY1 GND GND /INT /RESET /RD /cs NC /WR GND GND NC NO. NC NO.



I : Input O : Output I/O : Bi-directional Input and output P : Power

#### 2.2. Power & Ground

| Symbol | Туре |                  | Pin No.          |                 | Description                |
|--------|------|------------------|------------------|-----------------|----------------------------|
| VCC    | Р    | J1:1,            | J2:1             |                 | Power : 3.3 V power supply |
| GND    | Р    | J1:18,<br>J2:16, | J2:10,<br>J2:23, | J2:15,<br>J2:24 | Ground                     |

#### 2.3. MCU Interfaces

| Symbol  | Туре | Pin No.       | Description                                                                                                                                                                                                                                                                                                                                        |  |
|---------|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A[9:0]  | ı    | J1:19 ~ J1:28 | Address Used as Address[9-0] pin                                                                                                                                                                                                                                                                                                                   |  |
| D[15:8] | I/O  | J1:2 ~ J1:9   | Data 16 bit-wide high data bus In case of using 8 bit data bus, there are driven as High-Z                                                                                                                                                                                                                                                         |  |
| D[7:0]  | I/O  | J1:10 ~ J1:17 | Data 16 bit-wide low data bus                                                                                                                                                                                                                                                                                                                      |  |
| /cs     | ı    | J2:19         | Module Select : Active low.<br>/CS of W5300                                                                                                                                                                                                                                                                                                        |  |
| /RD     | ı    | J2:20         | Read Enable : Active low.<br>/RD of W5300                                                                                                                                                                                                                                                                                                          |  |
| /WR     | -    | J2:21         | Write Enable : Active low<br>/WR of W5300                                                                                                                                                                                                                                                                                                          |  |
| /INT    | 0    | J2:18         | Interrupt: Active low After reception or transmission it indicates that the W5300 requires MCU attention. By writing values to the Interrupt Register(IR) of W5300 the interrupt will be cleared by host. All interrupts can be masked by writing values the IMR of W5300 (Interrupt Mask Register). For more details refer to the W5300 Datasheet |  |
| BIT16EN | I    | J2:2          | 16/8 bit data bus select. High: 16 bit data bus Low: 8 bit data bus.                                                                                                                                                                                                                                                                               |  |



2.4. Network Indicator LED Signals

| Symbol   | Туре | Pin No. | Description                                                                                                                                                                |  |
|----------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| /LINKLED | 0    | J2:3    | Link LED It indicates the link status of media(10/100M).                                                                                                                   |  |
| /TXLED   | 0    | J2:4    | Transmit activity LED: Transmit Enable It notifies the output of transmit data through TXOP/TXON (Transmit Activity).                                                      |  |
| /RXLED   | 0    | J2:5    | Receive activity LED: Transmit Data It notifies the input of receive data from RXIP/RXIN (Receive Activity)                                                                |  |
| /COLLED  | 0    | J2:6    | Collision LED: Transmit Data It notifies when collisions occur. It is valid at half-duplex, and is ignored at full-duplex.                                                 |  |
| /FDXLED  | 0    | J2:7    | Full duplex LED: Transmit Data It outputs low at the full-duplex and outputs high at the halfduplex according to auto-negotiation or manual configuration of OP_MODE[2:0]. |  |
| /SPDLED  | 0    | J2:8    | Link speed LED: Transmit Data It is asserted low at the 100Mbps and high at the 10Mbps according to auto-negotiation or manual configuration of OP_MODE[2:0].              |  |
| /ACTLED  | 0    | J2:9    | Activity LED  It notifies the output of transmit data through TXOP/TXON or the input or receive data from RXIP/RXIN.                                                       |  |

2.5. Miscellaneous Signals

| Symbol    | Туре | Pin No.                              | Description                                                                                                                                                                                                        |  |
|-----------|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| /RESET    | ı    | J2:17                                | Reset: This pin is active low input to initialize or re-initialize W5300.  RESET should be held at least 2us after low assert, and wait for at least 10ms after high de-assert in order for PLL logic to be stable |  |
| BRDY[3:0] | 0    | J2:11 ~ J2:14                        | Buffer Ready Indicator BRDYn monitors TX/RX memory status of each socket. For more details refer to the W5300 Datasheet                                                                                            |  |
| NC        | -    | J2:22, J2:25, J2:26,<br>J2:27, J2:28 | Not Connect                                                                                                                                                                                                        |  |



## 3. Timing Diagrams

WIZ830MJ provides following interfaces of W5300.
-. Direct/Indirect mode bus access

#### **Reset Timing**



|   | Description      | Min  | Max  |
|---|------------------|------|------|
| 1 | Reset Cycle Time | 2 us | -    |
| 2 | PLL Lock-in Time | 50us | 10 s |

#### **Register / Memory READ Timing** 3.2.



|         | Description                              | Min  | Max       |
|---------|------------------------------------------|------|-----------|
| tADDRs  | Address Setup Time after /CS and /RD low | -    | 7ns       |
| tADDRh  | Address Hold Time after /CS and /RD high | ı    | -         |
| tCS     | /CS Low Time                             | 65ns | -         |
| tCSn    | /CS Next Assert Time                     | 28ns | -         |
| tRD     | /RD Low Time                             | 65ns | -         |
| tDATAs  | DATA Setup Time after /RD low            | 42ns | -         |
| tDATAh  | DATA Hold Time after /RD and /CS high    | ı    | 7ns       |
| tDATAhe | DATA Hold Extension Time after /CS high  | -    | 2XPLL_CLK |



## 3.3. Register / Memory WRITE Timing



|        | Description                              | Min  | Max             |
|--------|------------------------------------------|------|-----------------|
| tADDRs | Address Setup Time after /CS and /WR low | -    | 7ns             |
| tADDRh | Address Hold Time after /CS or /RD high  | -    | -               |
| tCS    | /CS low Time                             | 50ns | -               |
| tCSn   | /CS next Assert Time                     | 28ns |                 |
| tWR    | /WR low Time                             | 50ns |                 |
| tDATAs | Data Setup Time after /WR low            | 7ns  | 7ns + 7XPLL_CLK |
| tDATAf | Data Fetch Time                          | 14ns | tWR - tDATAs    |
| tDATAh | Data Hold Time after /WR high            | 7ns  | -               |



## 4. Dimensions



| Symbols | Dimensions (mm) | Symbols | Dimensions (mm) |
|---------|-----------------|---------|-----------------|
| А       | 34.00           | Н       | 6.50            |
| В       | 30.48           | I       | 2.54            |
| С       | 25.40           | J       | 2.54            |
| D       | 3.00            | K       | 15.90           |
| E       | 4.00            | L       | 13.50           |
| F       | 50.00           | М       | 6.00            |
| G       | 3.30            | -       | -               |



## 5. Schematic





## 6. Partlist

| Item | Q.ty | Reference                                                         | Part                               | Tech. Characteristics         | Package          |
|------|------|-------------------------------------------------------------------|------------------------------------|-------------------------------|------------------|
| 1    | 16   | C1,C2,C3,C4,C5,C7,<br>C12,C13,C14,C15,C16,<br>C17,C18,C20,C22,C23 | 0.1uF                              | 50V-20% Ceramic               | CASE 0603        |
| 2    | 4    | C6,C8,C10,C11                                                     | 10uF/16V                           | 16Vmin 10%                    | EIA/IECQ<br>3216 |
| 3    | 1    | C9                                                                | 3.3uF/16V                          | 16Vmin 10%                    | EIA/IECQ<br>3216 |
| 4    | 2    | C19,C21                                                           | 15pF                               | 50V-20% Ceramic               | CASE 0603        |
| 5    | 1    | D1                                                                | 1SS181                             |                               | SC-59            |
| 6    | 3    | FB1,FB2,FB3                                                       | 1uH Chip Ferrite Inductor          |                               | CASE 0805        |
| 7    | 1    | FB4                                                               | 120 Ohm Ferrite BEAD               | 120 Ohm /100MHz               | CASE 0805        |
| 8    | 2    | J1,J2                                                             | 2X14 2.54mm DIP<br>STRAIGHT Header | 2 X 14 2.54mm pitch           | DIP              |
| 9    | 1    | R1                                                                | 12K (1%)                           | 1/10W-1% SMD                  | CASE 0603        |
| 10   | 1    | R2                                                                | 300 (1%)                           | 1/10W-1% SMD                  | CASE 0603        |
| 11   | 1    | R3                                                                | 1M                                 | 1/10W-5% SMD                  | CASE 0603        |
| 12   | 2    | R4,R5                                                             | 200                                | 1/10W-5% SMD                  | CASE 0603        |
| 13   | 4    | R6,R7,R8,R9                                                       | 49.9 (1%)                          | 1/10W-1% SMD                  | CASE 0603        |
| 14   | 0    | R10,R11,R13                                                       | not mounted                        | 1/10W-5% SMD                  | CASE 0603        |
| 15   | 1    | R12                                                               | 4.7K                               | 1/10W-5% SMD                  | CASE 0603        |
| 16   | 1    | U1                                                                | W5300                              | WIZnet Hardware TCP/IP        | LQFP100          |
| 17   | 1    | U2                                                                | BS-RB10005                         | Transformer + RJ-45           |                  |
| 18   | 1    | Y1                                                                | 25MHz(SMD)                         | SMD Type, CL=18pF, Industrial | SX-1             |
| 19   | 1    |                                                                   | PCB REV1.1                         | FR4, 1.6T, 4Layer             |                  |