# EECS 151/251A Homework 7

Due Friday, November 11<sup>th</sup>, 2022 11:59PM

## Instructions

Please read these instructions carefully before starting the homework.

#### Rounding

This homework involves decimal computations on a calculator. To simplify grading, please follow the following rounding scheme.

- 1. Use at least 4 digits after the decimal points for all intermediate values.
- 2. Round all answers to the nearest hundredth (2 digits after the decimal point).

We will take answers within 2% of the instructor solution. (This gives a pretty generous margin for floating point errors. You should not have to worry about numerical precision at all.)

#### Notation

For a logic gate shown in the following format, x denotes the **input capacitance** of the gate. In other words, the gate is sized such that the input capacitance of any single input is x.







Version: 2.3 - 2022-11-03 21:59:19Z

## Problem 1: FO4 Delay

In this question, we explore the relationship between delay and the number of stages. We examine the notion of the FO4 delay and show experimentally why it is generally a good idea.

### 1.1 General Inverter Chain Delay

Now consider a general N-stage inverter chain. Assume  $\tau_{inv} = 1$  and  $\gamma = 1$ . Recall that an inverter delay can be given as  $t_{p,inv} = \gamma + FO$ .



- (a) Derive an expression for the minimum path delay in terms of the total fanout F and the number of stages N.  $t_{delay}(N, F) = ?$
- (b) For the following values of F, find the optimal number of stages  $\hat{N}$  and the optimal stage effort  $\hat{f}$ . Note:  $\hat{N}$  should be an integer. Below is a table of potential N values that you might want to try. (An automated tool to explore all the values sounds like a great idea.)

For 
$$F = 64$$
,  $\hat{N} = ____, \hat{f} = _____$ 

For 
$$F = 128$$
,  $\hat{N} = ____, \hat{f} = _____$ 

For 
$$F = 256$$
,  $\hat{N} = ____, \hat{f} = _____$ 

For 
$$F = 512$$
,  $\hat{N} = ____, \hat{f} = _____$ 

For 
$$F = 1024$$
,  $\hat{N} = ____, \hat{f} = _____$ 

For 
$$F = 2048$$
,  $\hat{N} = ____, \hat{f} = _____$ 

| F    | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
|------|---|---|---|---|---|---|---|---|
| 64   |   |   |   |   |   |   |   |   |
| 128  |   |   |   |   |   |   |   |   |
| 256  |   |   |   |   |   |   |   |   |
| 512  |   |   |   |   |   |   |   |   |
| 1024 |   |   |   |   |   |   |   |   |
| 2048 |   |   |   |   |   |   |   |   |

<sup>\*</sup>This table is not graded

(c) Often times in circuit design, we may not be able to correctly model the delay expression  $t_{delay}(F, N)$ , due to noise, device physics, and other unpredictable variables; therefore, the number of stages that we pick,  $\hat{N}$ , may not always be the most optimal number of stages. In general, is it better to underestimate  $\hat{N}$  or overestimate  $\hat{N}$ ? In other words, is it better to have more stages or fewer stages than optimal? (*Hint*: Pick a fanout  $F_0$  and plot the delay against N. Which side has a smaller slope?)

(d) If we increase the parameter  $\gamma$ , does the optimal fanout  $\hat{f}$  increase, decrease or stay the same?

## Problem 2: Branch Effort

(a) Consider the multi-stage path below. Find the optimal values of x, y, and z to minimize the delay from IN to OUT. Assume  $\tau_{inv} = 10ps$ ,  $\gamma = 1$ , and  $R_{eq,N} = R_{eq,P}$  for all gates.



(b) What is the total delay of from IN to OUT? Don't forget  $\tau_{inv}$ !

- (c) If you were to add inverters to this path to reduce delay, where would you insert the inverters to keep the area as small as possible?
  - A. Between 1 and x
  - B. Between x and y
  - C. Between y and z
  - D. Between z and OUT
- (d) We would like to add inverters between z and OUT. Using a FO4 estimate, how many inverters would you add? Assume output polarity does not matter. (Hint: FO4 doesn't mean the fanout for each stage should be 4. Think about what the fanout should be with respect to the logical effort.)

Version: 2.3 - 2022-11-03 21:59:19Z

## Problem 3: Elmore Delay

### 3.1 Progressive Sizing

In this part, we will examine a sizing technique called stack tapering. Below are two different sizings of a NAND3 gate with the same total area. The drain capacitance is given as  $C_d = 1.09 fF/um$  and the transistor resistance is given as  $R_{on,1um} = 1.4k\Omega$ . Assume  $\gamma = 1$ .



Figure 1: Conventional Sizing vs. Stack Tapering

(a) What is the worst-case input low-to-high transition for a conventionally sized NAND3 gate?

A. 
$$a = 0 \to 1, b = 1, c = 1$$

B. 
$$a = 1, b = 0 \to 1, c = 1$$

C. 
$$a = 1, b = 1, c = 0 \to 1$$

(b) What is the worst-case input high-to-low transition for a conventionally sized NAND3 gate?

A. 
$$a = 1 \to 0, b = 1, c = 1$$

B. 
$$a = 1, b = 1 \to 0, c = 1$$

C. 
$$a = 1, b = 1, c = 1 \to 0$$

We would now like to calculate the delay of the gate for the input transition

$$a = 1, b = 1, c = 0 \rightarrow 1$$

(c) First, draw out the equivalent circuit of the conventionally-sized NAND3 with a=1,b=1,c=1 and fill in the values of each resistor and capacitor. Include all drain capacitors in your calculations. Assume all the capacitors are initially charged to VDD. Use +inf to indicate open circuits. (Hint: Model off-transistors as open circuits.)



Figure 2: Equivalent circuit of conventionally-sized NAND3

(d) Calculate the Elmore delay from the ground node of  $R_6$  to the output Y.

(e) Calculate the delay of the tapered NAND3 with the above input transition. What is the %-speedup of the tapered NAND3 over the conventional NAND3?