KET

00042

Your Name (first last)

# Fall 2019 Midterm 1/B-UC Berkeley EECS151

SID

- Name of person on left (or aisle)

TA name

Name of person on right (or aisle) →

Fill in the correct circles & squares completely…like this: ● (select ONE), and ■(select ALL that apply)

| Question   | 1  | 2  | 3  | 4  | Total |
|------------|----|----|----|----|-------|
| Minutes    | 15 | 20 | 25 | 20 | 80    |
| Max Points | 12 | 16 | 24 | 18 | 70    |
| Points     |    |    |    |    |       |

#### 1) It's all logical... (12 points, 15 minutes)

You need to design a circuit for the following truth table.

| Α | В | С | D | Y |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 0 |

a) Write the sum of products expression for output Y directly from this truth table.

Y = abod + abod + abod + abod + abod + abod

### 1) It's all logical ... (continued)

b) Draw a Karnaugh map for this expression

|    | CD | 00 | 01 | 11 | 10 |
|----|----|----|----|----|----|
| AB | 00 | 1  | 1  | 1  | ١  |
| AD | 00 |    |    |    |    |
|    | 11 |    |    |    | 1  |
|    | 10 |    | 1  |    |    |

c) Use the Karnaugh map from part b) to simplify the circuit and write the simplified sum-of-product representation.

$$Y = \overline{ab} + \overline{bcd} + abcd$$

### 2) State Machines (16 points, 20 minutes)

A state transition diagram for a finite state machine (FSM) is shown in Figure 2.



Figure 2.

- a) If the FSM starts in state S0, in which state will it be after the input pattern 01011000100?
  - O S1
- ) S0
- O S7
- ) S2
- ) S8

- O S6
- O S4
- O S3
- **S9**
- O S5

#### 2) State Machines (continued)

b) If the state is represented by a four-bit register S[3:0] and S4 = 4'b0100 and S9 = 4'b1001, complete the following diagram:



#### 2) State Machines (continued)

c) Your colleague wrote the following code to represent this FSM:

wire[2:0] next\_state;
reg[3:0] state;

always @ (posedge clk)

begin

state <= next\_state;

end

And they also got the rest of the code correctly.

Draw a state machine diagram that corresponds to this code.



#### 3) Datapathology (24 points, 25 minutes)

The datapath below implements the RV32I instruction set.



a) In the RISC-V datapath above, mark what is used by a auipc instruction.

auipc (add upper immediate to pc): R[rd] = pc+ {imm,12b'0}



| Select<br>one per<br>row    | ASel Mux:<br>BSel Mux: | O Reg[rs2] branch           | <ul><li>"pc + 4" branch</li><li>"pc" branch</li><li>"imm" branch</li><li>"pc + 4" branch</li></ul> | <pre>( * (don't care)  * (don't care)  * (don't care)  * (mem" branch</pre> | O * (don't |
|-----------------------------|------------------------|-----------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|
| Select all<br>that<br>apply | Datapath units         | : p Imm. Gen  Read Reg[rs2] | ☐ Branch Comp ☐ Read Reg[rs1]                                                                      | ☐ Load Extend ☐ Write Reg[rd]                                               |            |

b) In the RISC-V datapath above, mark what is used by a jal instruction.

jal (Jump and link): R[rd] = pc+4; pc = pc + {imm, 1b'0}

| 31      | 30 21     | 20      | 19 12      | 11 7 | 6 0    |
|---------|-----------|---------|------------|------|--------|
| imm[20] | imm[10:1] | imm[11] | imm[19:12] | rd   | opcode |
| 1       | 1.0       | 1       | 8          | 5    | 7      |
|         | offset[2  | 0:1]    |            | dest | JAL    |

| Select<br>one per<br>row    |                             | g[rs1] branch g[rs2] branch |                               | <pre> * (don't care)     * (don't care)     * (don't care)     * (don't care)     "mem" branch</pre> | O * (don't |
|-----------------------------|-----------------------------|-----------------------------|-------------------------------|------------------------------------------------------------------------------------------------------|------------|
| Select all<br>that<br>apply | Datapath units: In RegFile: | nm. Gen<br>Read Reg[rs2]    | ☐ Branch Comp ☐ Read Reg[rs1] | ☐ Load Extend  Write Reg[rd]                                                                         |            |

#### 3) Datapathology (continued)

b) The same datapath repeated, for reference



Specify whether the following proposed instructions can be implemented using this datapath without modifications.

If the instruction can be implemented, specify an expression for the listed control signals, by following the example below.

| Instruction                                    | Description                                    | Imple-<br>mentable? | Control Signals    |
|------------------------------------------------|------------------------------------------------|---------------------|--------------------|
| Add                                            | R[rd] = R[rs1] + R[rs2]                        | Yes                 | ALUSel = Add       |
| add rd, rs1, rs2                               |                                                |                     | WBSel = 1          |
| beq with writeback:                            | R[rd] = R[rs1] + R[rs2]                        |                     | WBSel = X          |
| beq rd, rs1, rs2, imm                          | if (R[rs1] == R[rs2])<br>PC = PC + {imm, 1'b0} | No                  | PCSel = 🗶          |
| Load word with add:<br>lwadd rd, rs1, rs2, imm | R[rd] =<br>M[R[rs1] + imm] + R[rs2]            | No                  | RegWEn = >         |
| Register offset load:  lwreg rd, rs1, rs2      | R[rd] = M[R[rs1] + R[rs2]]                     | yes                 | ASel = O           |
| PC-relative load: lwpc rd, imm                 | R[rd] = M[PC + imm]                            | yes                 | ASel =  <br>BSel = |

## 4) Verilog (points, 20 minutes)

a) The following code describes a 3-bit linear-feedback shift register (LFSR), which generates a repeating pattern of pseudo-random numbers.

Q[2], Q[1]};

#### module lfsr( input [2:0] R, input Load, input Clock, output reg [2:0] Q ); always@ (posedge Clock) if (Load) Q <= R;

else Q <= {Q[0] ^ Q[2],

#### endmodule

Complete the circuit generated from this code:



b) If the initial state of Q[2:0] is 3'b001, write the outputs that correspond to the first 8 cycles:

| Cycle | Q[2:0]   |
|-------|----------|
| 0     | 001      |
| 1     | PP 100   |
| 2     | 10 10    |
| 3     | pro 111  |
| 4     | 0101 011 |
| 5     | 101      |
| 6     | 910      |
| 7     | 001      |

### 4) Verilog (continued)

c) Similar code is shown below:
 module lfsr(R, Load, Clock, Q);
 input [2:0] R;
 input Load, Clock;
 output reg [2:0] Q;

always@ (posedge Clock)
 if (Load)
 Q <= R;
 else begin
 Q[0] = Q[1];
 Q[1] = Q[2];
 Q[2] = Q[0] ^ Q[2];</pre>

endmodule

Complete the circuit generated from this code:

end



Q= { Q 0, Q[2], Q[1] }

d) If the R[2:0] value of 3'b001 is loaded initially, write the outputs that correspond to the first 8 cycles:

| Cycle | Q[2:0] |
|-------|--------|
| 0     | 001    |
| 1     | 900    |
| 2     | 099    |
| 3     | 000    |
| 4     | 900    |
| 5     | 009    |
| 6     | 000    |
| 7     | 000    |