

# Review • Adders • Carry is in the adder critical path • Mirror adders cells are commonly found in libraries • Ripple-carry adder is the least complex, lowest energy • Carry-bypass, carry-select are usually faster than ripple-carry for bitwidths > 8 • Multipliers • Shift-and-add is the most compact

### Administrivia

- Homework 7 due this week
- Homework 8 due next week
  - In scope for midterm
- All labs need to be checked off by this week!
- Projects (ASIC and FPGA) started, first check point this week
- Midterm 2 is on November 4 at 7pm
  - Review session tonight at 7pm

EECS151 L19 MULTIPLIERS

Nikolić Fall 20:

Berkeley © ®

3



# "Shift and Add" Multiplier

# Signed Multiplication:

Remember for 2's complement numbers MSB has negative weight:

$$X = \sum_{i=0}^{N-2} x_i 2^i - x_{n-1} 2^{n-1}$$

ex: 
$$-6 = 11010_2 = 0 \cdot 2^0 + 1 \cdot 2^1 + 0 \cdot 2^2 + 1 \cdot 2^3 - 1 \cdot 2^4$$
  
= 0 + 2 + 0 + 8 - 16 = -6

- Therefore for multiplication:
  - a) subtract final partial product
  - b) sign-extend partial products
- Modifications to shift & add circuit:
  - a) adder/subtractor
  - b) sign-extender on P shifter register

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021



5

# Convince yourself

• What's -3 x 5?

1101 x 0101

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

Berkeley @@@@







# **Carry-Save Addition**

- Speeding up multiplication is a matter of speeding up the summing of the partial products.
- "Carry-save" addition can help.
- Carry-save addition passes (saves) the carries to the output, rather than propagating them.

carry-save add  $+3_{10}$  0011

carry-propagate add {

Example: sum three numbers,

$$3_{10} = 0011, 2_{10} = 0010, 3_{10} = 0011$$

- In general, carry-save addition takes in 3 numbers and produces 2: "3:2 compressor"
- Whereas, carry-propagate takes 2 and produces 1.
- With this technique, we can avoid carry propagation until final addition

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

10 Berkeley @080





# Carry-Save Addition

CSA is associative and commutative. For example:

$$(((X_0 + X_1) + X_2) + X_3) = ((X_0 + X_1) + (X_2 + X_3))$$



EECS151 L19 MULTIPLIERS

EECS151 L19 MULTIPLIERS

- A balanced tree can be used to reduce the logic delay
- It doesn't matter where you add the carries and sums, as long as you eventually do add them
- This structure is the basis of the Wallace Tree Multiplier
- Partial products are summed with the CSA tree. Fast adder (ex: CLA) is used for final sum
- Multiplier delay  $\alpha \log_{3/2} N + \log_2 N$

Nikolić Fall 20

Berkeley © © © ©

13

# Wallace-Tree Multiplier

• Reduce the partial products in logic stages – 4 x 4 example

| P | artia | l pro | oduc | ts |   |   |   |
|---|-------|-------|------|----|---|---|---|
|   | 6     | 5     | 4    | 3  | 2 | 1 | ( |
|   |       |       | 0    | 0  | 0 | 0 |   |
|   |       | 0     | 0    | 0  | 0 |   |   |
|   | 0     | 0     | 0    | 0  |   |   |   |





(c)

(a)



(d)

Nikolić Fall 2021

14 Berkeley @ S







**Booth Recoding: Motivation**  $a_{N-1}b_0... a_2b_0 a_1b_0 a_0b_0$  $a_{N-1}b_1...a_2b_1$   $a_1b_1$   $a_0b_1$ N partial  $a_{N-1}b_2... \ a_2b_2 \ a_1b_2 \ a_0b_2$ products ( $x \{0, 1\}$  $a_{N-1}b_3 \dots a_2b_3 \quad a_1b_3 \quad a_0b_3$  $a_1b_0+a_0b_1$   $a_0b_0 \leftarrow Product$ How many non-zero partial products (out of N)? N, if B = 000...00, if B = 111...1N/2 on the average 18 Berkeley @090 EECS151 L19 MULTIPLIERS Nikolić Fall 2021

### Booth Recoding: Main Idea

- Encode ...0111100... patterns:
  - $11111 = 2^3 + 2^2 + 2^1 + 2^0 = 2^4 2^0$
  - Only two non-zero numbers, but needs to represent +1 and -1
- Encoding method:
  - Encode pairs of bits, by looking at a window of three bits, from LSB
    - 000 is a middle of string of 0's
    - 001, 011 are the beginnings of a string of 1's
    - 010 is an isolated 1
    - 100, 110 are ends of a string of 1's
    - 101 is the end of one string of 1's and the beginning of the next
    - 111 is the middle of a string of 1's
  - Worst case: ...010101... exactly a half of non-zero partial products

**EECS151 L19 MULTIPLIERS** 

Nikolić Fall 2021

Berkeley © S

19

# Booth Recoding: Higher-radix multiplier

Idea: If we could use, say, 2 bits of the multiplier in generating each partial product we would halve the number of columns and speed it up!



Booth's insight: rewrite 2\*A and 3\*A cases, leave 4A for next partial

 $= 1*A \rightarrow A$   $= 2*A \rightarrow 2A \text{ (or } 4A - 2A)$   $= 3*A \rightarrow 4A - A$ 

product to do! EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

20 Berkeley 6 0 8



Example Compression tree needs to support subtraction 0111 Α 1010 В -01110 10(0) -2A-00111 101 -A +0111 001 +A 01000110 A Walther WSR160 arithmometer (from Wikipedia) 22 Berkeley @000 EECS151 L19 MULTIPLIERS Nikolić Fall 2021

# **Booth Recoding Notes**

- Key advantage: Reduces the number of partial products
  - $\bullet$  Compression tree depth becomes  $\log_{3/2}[N/2]$
  - Partial product generation is slightly more complex than a NAND2
- Useful for larger multipliers
  - And some very creative solutions for repeated multiplications (FIR filters, etc)

EECS151 L19 MULTIPLIERS

Nikolić Fall 202

23











### Multiplication in Verilog You can use the "\*" operator to multiply two numbers: wire [9:0] a,b; wire [19:0] result = a\*b; // unsigned multiplication! If you want Verilog to treat your operands as signed two's complement numbers, add the keyword signed to your wire or reg declaration: wire signed [9:0] a,b; wire signed [19:0] result = a\*b; // signed multiplication! Remember: unlike addition and subtraction, you need different circuitry if your multiplication operands are signed vs. unsigned. Same is true of the >>> (arithmetic right shift) operator. To get signed operations all operands must be wire signed [9:0] a; wire [9:0] b; wire signed [19:0] result = a\*\$signed(b); To make a signed constant: 10'sh37C 29 Berkeley @08 EECS151 L19 MULTIPLIERS Nikolić Fall 2021 29

Multiplication with a Constant

EECS151 L19 MULTIPLIERS

MIGNE FOIL 2021

20 Berkeley 2008

### **Constant Multiplication**

- Our multiplier circuits so far has assumed both the multiplicand (A) and the multiplier
   (B) can vary at runtime.
- What if one of the two is a constant?

$$Y = C * X$$

• "Constant Coefficient" multiplication comes up often in signal processing. Ex:

$$y_i = \alpha y_{i-1} + x_i$$



where  $\alpha$  is an application-dependent constant that is hard-wired into the circuit.

 How do we build and array style (combinational) multiplier that takes advantage of a constant operand?

EECS151 L19 MULTIPLIERS

Nikolić Fall 202

Berkeley @ & BY NO

31

# Multiplication by a Constant

- If the constant C in  $C^*X$  is a power of 2, then the multiplication is simply a shift of X.
- Ex: 4\*X



- What about division?
- What about multiplication by non- powers of 2?

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

32 Berkeley © © ©

### Multiplication by a Constant

- In general, a combination of fixed shifts and addition:
  - Ex:  $6*X = 0110 * X = (2^2 + 2^1)*X = 2^2 X + 2^1 X$



• Details:



EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

33 Berkeley © ®

33

# Multiplication by a Constant

• Another example:  $C = 23_{10} = 010111$ 



- In general, the number of additions equals one less than the number of 1's in the constant.
- Using carry-save adders (for all but one of these) helps reduce the delay and cost, and using trees helps with delay, but the number of adders is still the number of 1's in C minus 2.
- Is there a way to further reduce the number of adders (and thus the cost and delay)?

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

Berkeley @090

# Multiplication using Subtraction

- Subtraction is the same cost and delay as addition.
- Consider C\*X where C is the constant value  $15_{10} = 01111$ .

C\*X requires 3 additions.

• We can "recode" 15

from 
$$01111 = (2^3 + 2^2 + 2^1 + 2^0)$$
  
to  $10001 = (2^4 - \overline{2}^0)$ 

where  $\overline{1}$  means negative weight.

- Therefore, 15\*X can be implemented with only one subtractor.
  - Remember Booth encoding



EECS151 L19 MULTIPLIERS

35 Berkeley @00

35

# Canonic Signed Digit Representation

- CSD represents numbers using 1, 1, & 0 with the least possible number of non-zero digits.
  - Strings of 2 or more non-zero digits are replaced with a 1000...1.
  - Leads to a unique representation.
- To form CSD representation might take 2 passes:
  - First pass: replace all occurrences of 2 or more 1's:

$$01..10 \text{ by } 10..\overline{10}$$

- Second pass: same as above, plus replace  $01\overline{10}$  with 0010 and  $0\overline{110}$  with  $00\overline{10}$
- **Examples:**

$$011\underline{1}01 = 29$$

$$0010111 = 23$$

$$0011001$$

$$0110110 = 54$$

$$10\overline{1}10\overline{1}0$$

$$011101 = 29$$

$$100\overline{1}01 = 32 - 4 + 1$$

$$= 29$$
 $= 32.4 \pm 1$ 
 $010\overline{1001} = 32 - 8 - 1$ 

$$100\overline{1010}$$
 = 64 - 8 - 2

Can we further simplify the multiplier circuits?

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

36 Berkeley @08



















### Review

- Binary multipliers have three blocks:
  - Partial-product generation (NAND or Booth)
  - Partial-product compression (ripple-carry array, CSA or Wallace)
  - Final adder
- Multipliers are often pipelined
- Constant multipliers can be optimized for size/speed
- Shifters and crossbars are common building blocks in digital systems
  - Often require customization

EECS151 L19 MULTIPLIERS

Nikolić Fall 2021

46 Berkeley @@ ® O