#### EECS 151/251A Homework 1

Due Friday, Jan 28th, 2022

### **Problem 1: Dennard Scaling**

Assuming ideal Dennard scaling, you have previously designed a microprocessor that runs at 5GHz but dissipates 55W. In the next technology node, with features that are scaled by 0.6x, what will be the power and performance of your microprocessor?

Circuit delay reduces by 40% (0.6x), voltage reduces by 40% to maintain electric field (0.6x), f increases by 67% (1/0.6), C reduces by 40% (0.6). Power is proportional to  $CV_{dd}^2f$  so the new power is  $55W*0.6*0.6^2*1/0.6 = 19.8W$ 

| Performance 8.33                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Problem 2: Power/energy                                                                                                                                                                                                                                                     |
| <ul> <li>If you have a biomedical sensor interface to monitor a signal long term with of chip processing where the chip is in contact with human skin and powered by battery, what could be a primary concern for         <ul> <li>Power consumption</li> </ul> </li> </ul> |
| <ul><li> (heat/burn/too hot on skin)</li><li>Energy consumption</li></ul>                                                                                                                                                                                                   |
| (battery life)                                                                                                                                                                                                                                                              |
| • If the sensor dissipates 200mW and you expect it to have 6 hours of battery li how much energy in Joules must the battery hold at full charge?                                                                                                                            |
| (1.2 watt-hours = 4320J)                                                                                                                                                                                                                                                    |

• The user removes the sensor to charge it while they sleep. It can take 8 hours to recharge, how much power should the charger be able to supply to make this possible?

\_\_\_\_(0.15W)

# Problem 3: Boolean Algebra

Consider the given circuit. All inputs (A, B, C0, C1, C2, C3) must be either 0 or 1. What must C0, C1, C2, and C3 be such that the circuit computes the function XNOR (A, B)?



- C0: \_\_\_\_\_(1)
- C1: \_\_\_\_\_(0)
- C2: \_\_\_\_\_(1)

C3: \_\_\_\_\_(0)

### Problem 4: Avoid unintentional latch synthesis

For each of the following Verilog modules, which variables will generate latches? If none, write none.

input [1:0] a; input b, c; reg x, y; ▼ always @(\*) begin 5 y = b;case (a) 2'b00 : x=b; 2'b01 : x=c; 9 2'b11 : y=b & c; 10 2'b10 : y=b 11 endcase 12 end

\_

(x)

```
input a;
output reg [1:0] y;
always@ (*)
    if (a)
        y = 2'b01;
    else begin
        y[0] = 1;
        y[1] = 0;
    end
end
```

(none)

```
input x, y;
reg [1:0] d, c;
always @(*) begin
    d = 2'b00;
    if (x && y) begin
        d = 2'b01;
        c = 2'b00;
end
else if (x)
    d = 2'b11;
```

\_\_\_\_(c)

end

## **Problem 5: Find the Verilog error**

Find the line which has the Verilog error and rewrite it correctly

```
module mux_4to1 (
         input a,b,c,d,
         input [1:0] sel,
         output out
          );
         always @(sel) begin
              case (sel)
                  2'b00 : out = a;
9
                  2'b01 : out = b;
10
                  2'b10 : out = c;
                  2'b11 : out = d;
11
12
              endcase
13
         end
14
     endmodule
```

(line 4, should be output reg out; line 6, should be always @(\*) or always @(a or b or c or d or sel))