## EECS 151/251A Homework 4

Due 11:59pm Monday, October 4<sup>th</sup>, 2021

Submit your answers on Gradscope.

### 1 More fun with FSMs

(a) Consider the following state transition diagram of a given FSM. Fill in the missing values in the following state transition table (each letter should be filled in with a one or two digit binary number). Note that CS is short for current state, and NS is short for next state. The state encodings are labeled in each state bubble (eg. S0: 00).



Is this a Moore or a Mealy FSM?

| in | CS | NS           | Out          |
|----|----|--------------|--------------|
| 0  | 00 | a            | i            |
| 1  | 00 | b            | j            |
| 0  | 01 | $\mathbf{c}$ | k            |
| 1  | 01 | $\mathbf{d}$ | 1            |
| 0  | 10 | $\mathbf{e}$ | m            |
| 1  | 10 | $\mathbf{f}$ | n            |
| 0  | 11 | $\mathbf{g}$ | О            |
| 1  | 11 | $\mathbf{h}$ | $\mathbf{p}$ |

(b) Below is a Verilog implementation of this FSM. Fill in the blanks such that it operates according to the state transition diagram.

```
module fsm (
        input clk,
2
        input reset,
3
        input in,
        output reg out
5
   );
6
   parameter S0 = 2'b00;
   parameter S1 = 2'b01;
9
   parameter S2 = 2'b10;
10
   parameter S3 = 2'b11;
   reg [1:0] current_state;
13
   reg [1:0] next_state;
14
15
   always @(*) begin
16
        out = ____;
17
        case (current_state)
18
            S0 : begin
19
                if (in) next_state = S1;
20
                else next_state = ____b___;
21
               end
22
            S1 : begin
23
                if (in) next_state = ____c__;
24
                else next_state = S0;
25
               end
26
            S2: begin
                if (in) next_state = S3;
28
                else next_state = ____d___;
29
               end
30
            S3: begin
31
                out = ____e__;
32
                if (in) next_state = S0;
33
                else next_state = S2;
34
               end
35
            default: begin
36
                next_state = S0;
37
            end
38
        endcase
39
   end
40
41
   always @(posedge clk) begin
42
        if (reset) begin
43
            current_state <= S0;</pre>
44
```

(c) Below are a set of K-maps that may be used to optimize the next state and output logic for the FSM. Fill in the missing values (denoted by letters). Note that next state, NS, in the state transition table is made up of NS={NS1,NS0}. Then, minimize the logic from the K-maps and write the minimized expressions below.

|      |   | 00 | 01           | 11           | 10           |      |   | 00 | 01 | 11           | 10 |      |   | 00 | 01 | 11 | 10 |
|------|---|----|--------------|--------------|--------------|------|---|----|----|--------------|----|------|---|----|----|----|----|
| NS1: | 0 | a  | 0            | 1            | 0            | NS0: | 0 | 0  | b  | 0            | d  | Out: | 0 | 0  | 0  | 1  | 0  |
|      | 1 | 0  | $\mathbf{b}$ | $\mathbf{c}$ | $\mathbf{d}$ |      | 1 | a  | 0  | $\mathbf{c}$ | 1  |      | 1 | 0  | 0  | 1  | 0  |

|       | 1    |        |  |
|-------|------|--------|--|
|       |      |        |  |
|       |      |        |  |
|       |      |        |  |
|       |      | _      |  |
| NIC1. | NQO. | ()11+. |  |
|       |      |        |  |

(d) You are now allowed to change the state parameter encodings for this FSM. What would you assign the state encodings to be such that the next state logic can be minimized further? Show your work with a K-map or otherwise. Write the state parameter assignments and the minimized expressions for NS1, NS0, and Out below. Note that the state assignments should remain as two bits.

| S0:  | S1:  | S2:  | S3: |
|------|------|------|-----|
| NS1: | NS0: | Out: |     |

# 2 FSM Complexity - 251 Only, Optional for 151

| (a) For an 8 state FSM, how many unique state encoding assignments exist, assuming that the state register holds 8 bits? How many are there if the states are 1-hot encoded? |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of unique encodings:                                                                                                                                                  |
| Number of unique encodings if 1-hot encoded:                                                                                                                                 |
| (b) How many unique FSMs of 1 inputs, 1 output, and 3 states exist?                                                                                                          |
| Number of unique FSMs:                                                                                                                                                       |

## 3 RISCV Intro

In addition to the RISCV lectures, we recommend looking through the RISCV ISA Spec directly. Chapter 2 focuses on the RV32I Base Integer Instruction Set, which may be particularly useful.

| (a) ' | Write the opcode for each of the following RISCV instructions.              |
|-------|-----------------------------------------------------------------------------|
| (i) s | gra                                                                         |
| Opcoo | de:                                                                         |
| (ii)  | andi                                                                        |
| Opcod | de:                                                                         |
| (iii) | beq                                                                         |
| Орсос | de:                                                                         |
| (b)   | Write the five classic stages of the RISCV datapath (abbreviations are ok). |
| Stage | 1:                                                                          |
| Stage | 2:                                                                          |
| Stage | 3:                                                                          |
| Stage | 4:                                                                          |
| Stage | 5:                                                                          |

(c) Write down the values of the specified registers after the following programs have run. Show your work by annotating what happens/changes after each instruction. Note that some instructions are pseudo-instructions, such as 1i for load immediate. Refer to Table 25.2 in the RISC-V spec for a list of pseudo-instructions and their base implementations. You may assume that all memory locations are initialized to 0.

(i)

```
li x0, 10

li x1, 52

li x2, 12

add x2, x1, x2

sub x2, x2, x0

ori x1, x2, 1

x0 = ______, x1 = _____, x2 = _____
```

(ii)

```
li x1, Oxcafe
li x2, Oxf
li x3, Oxe80d
li x4, Ox28c
sh x1, 2(x0)
sll x2, x2, x4
sb x3, O(x0)
lw x3, O(x0)
or x2, x3, x2
```

(iii)

### 4 RISCV Pipeline

- (a) Label the following statements as True or False.
- (i) The ALU is a fully combinational block.
- (ii) Structural hazards can always be solved by adding more hardware.
- (iii) Stalls from data hazards can never be reduced by adding more hardware.
- (b) We want to implement a basic 32b single-read, single-write register file with 8 registers. The x0 register should retain the same properties as it does in RV32I. The register file should only be writable when wrEn is high. Fill in the blanks in the following Verilog for the register file.

```
module regfile (
    input clk,
    input wrEn,
    input [2:0] addrA,
    input [2:0] addrD,
    input [31:0] dataD,
   output reg [31:0] dataA,
);
reg [ ____a__:0] rf [0:___b__];
always @(posedge clk) begin
    if (addrD == 0) begin
       rf[addrD] <= ____;
   end else if (wrEn) begin
       rf[addrD] <= ____d___;
    end
end
always @(*) begin
   dataA = ____e_;
end
endmodule
```