# **EECS151: Introduction to Digital Design and ICs**

## **Lecture 16 – Wires, Energy**

## **Bora Nikolić**



October 18, 2021, AnandTech - The M1 Pro and Max both follow-up on last year's M1, Apple's first generation Mac silicon that ushered in the beginning of Apple's journey to replace x86 based chips with their own in-house designs. The M1 had been widely successful for Apple, showcasing fantastic performance at never-before-seen power efficiency in the laptop market. Although the M1 was fast, it was still a somewhat smaller SoC – still powering devices such as the iPad Pro line-up, and a corresponding lower TDP, naturally still losing out to larger more powerhungry chips from the competition.





#### Review

- Two delay components in logical effort:
  - Parasitic delay (p)
  - Effort delay (F)
    - Logical effort (g): intrinsic complexity of the gate
    - Electrical effort (h): load capacitance dependent
- To minimize the delay all stages should have the same effort (h)
- Ideal effort is 4

ikolić Fall 2021 2 Berk



Wires

#### A modern technology is mostly wires

- Transistors are little things under the wires
- Many layers of wires
- Wires are as important as transistors
  - Speed and power





#### Wire Resistance

•  $\rho = resistivity (\Omega^* m)$ 

$$R = \frac{\rho}{t} \frac{l}{w} = R_{\Box} \frac{l}{w}$$

- $R_{\square}$  = sheet resistance  $(\Omega/\square)$ 
  - $\square$  is a dimensionless unit(!)
- Count number of squares
  - $R = R_{\square} * (\# \text{ of squares})$



#### Wire Capacitance

- Wire has capacitance per unit length
  - To neighbors
  - To layers above and below
- $\bullet$   $C_{total} = C_{top} + C_{bot} + 2C_{adj}$





Wire Delay

#### Wire RC Model

- Wires are a distributed system
  - Approximate with lumped element models
- 3-segment pi-model is accurate
  to 3% in simulation





#### Elmore Delay for RC Tree



$$\begin{split} t_{pd} &\approx \sum_{\text{nodes } i} R_{i-to-source} C_i \\ &= R_1 C_1 + \left( R_1 + R_2 \right) C_2 + ... + \left( R_1 + R_2 + ... + R_N \right) C_N \end{split}$$

#### Example: RC Delay with Wire and Gate



## Logical Effort with Wires



Nikolić Fall 2021

#### Administrivia

- Homework 6 due this week
  - Homework 7 next week
- All labs need to be checked off by next week!
- Projects (ASIC and FPGA) start this week
- Midterm 2 is on November 4 at 7pm
- Courses:
  - EECS251B will be offered in Spring (pending Campus approval)
  - EE194/290C SoC Design

#### Midterm 1 Scores

EECS151: Average: 69.7/84 (83%) EECS251B: Average 86.4/88 (83%)





Energy

#### **Processor Frequency Scaling**



Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2015 by K. Rupp

#### Power and Energy

ullet Power is drawn from a voltage source attached to the  $V_{DD}$  pin(s) of a chip.

$$P(t) = I(t)V(t)$$

$$E = \int_{0}^{T} P(t)dt$$

$$P_{\text{avg}} = \frac{E}{T} = \frac{1}{T} \int_{0}^{T} P(t) dt$$

#### Power in a Circuit Element

$$P_{V\!D\!D}\left(t\right) = I_{D\!D}\left(t\right)V_{D\!D}$$

$$P_{R}(t) = \frac{V_{R}^{2}(t)}{R} = I_{R}^{2}(t)R$$

$$E_C = \int_0^\infty I(t)V(t)dt = \int_0^\infty C\frac{dV}{dt}V(t)dt$$
$$= C\int_0^{V_C} V(t)dV = \frac{1}{2}CV_C^2$$

$$V_{R} \rightleftharpoons V_{R}$$

$$\stackrel{+}{\overset{}{\bigvee}_{C}} \frac{1}{\overset{}{\overset{}{\bigvee}}} C \stackrel{\downarrow}{\overset{}{\overset{}{\bigvee}}} I_{C} = C \text{ dV/dt}$$

#### Sources of Power Dissipation

$$\bullet$$
  $P_{total} = P_{dynamic} + P_{static}$ 

- Dynamic power:  $P_{dynamic} = P_{switching} + P_{shortcircuit}$ 
  - Switching load capacitances
  - Short-circuit current
- Static power:  $P_{\text{static}} = (I_{\text{sub}} + I_{\text{gate}} + I_{\text{junct}} + I_{\text{contention}})V_{\text{DD}}$ 
  - Subthreshold leakage
  - Gate leakage
  - Junction leakage
  - Contention current



**Dynamic Power** 

## Charging and Discharging a Capacitor

- When the gate output rises
  - $E_C = \frac{1}{2} C_L V_{DD}^2$ Energy stored in capacitor is
  - But energy drawn from the supply is

$$E_{VDD} = \int_{0}^{\infty} I(t)V_{DD}dt = \int_{0}^{\infty} C_{L} \frac{dV}{dt} V_{DD}dt$$
$$= C_{L}V_{DD} \int_{0}^{V_{DD}} dV = C_{L}V_{DD}^{2}$$



- $\bullet$  Half the energy from  $V_{DD}$  is dissipated in the pMOS transistor as heat, other half stored in capacitor
- When the gate output transitions HL
  - Energy in capacitor is dumped to GND
  - Dissipated as heat in the NMOS transistor

#### **Dynamic Power Reduction**

How can we limit switching power?

- Try to minimize:
  - Activity factor
  - Capacitance
  - Supply voltage
  - Frequency

$$P_{\text{switching}} = \alpha C V_{DD}^{2} f$$

#### Reduce Activity Factor

$$P_{\text{switching}} = \alpha C V_{DD}^{2} f$$

- Clock gating
- The best way to reduce the activity is to turn off the clock to registers in unused blocks
  - Saves clock activity (a = 1)
  - Eliminates all switching activity in the block
  - Requires determining if block will be used



#### Reduce Capacitance

$$P_{\text{switching}} = \alpha C V_{DD}^{2} f$$

- Gate capacitance
  - Fewer stages of logic
  - Smaller gate sizes
- Wire capacitance
  - Good floorplanning to keep communicating blocks close to each other

## Reduce Voltage/Frequency

$$P_{\text{switching}} = \alpha C V_{DD}^{2} f$$

Run each block at the lowest possible voltage and frequency that meets performance requirements

- Voltage domains
  - Provide separate supplies to different blocks
- Dynamic voltage/frequency scaling
  - Adjust V<sub>DD</sub> and f according to workload





Leakage Power

#### Subthreshold Leakage





Nearly linear  $I_{DS} \sim K(V_{GS}-V_{Th})$ 



I<sub>DS</sub> Vs V<sub>GS</sub> characteristics in log scale

#### **Power Gating**

- Turn OFF power to blocks when they are idle to save leakage
  - Use virtual V<sub>DD</sub> (V<sub>DDV</sub>)
  - Gate outputs to prevent invalid logic levels to next block

- Voltage drop across sleep transistor degrades performance during normal operation
  - Size the transistor wide enough to minimize impact
- Switching wide sleep transistor costs dynamic power
  - Only justified when circuit sleeps long enough



#### **Example: Power Management**

Power states



#### Summary

- Wire contributes to delay, especially in modern technology
- We can use RC model to capture wire delays
- Energy becomes an increasingly important optimization goal
  - Dynamic energy
  - Static energy