



















SRAM Operation

Read



SRAM read in non-destructive

- Reading the cell should not destroy the stored value

EECS151 L23 SRAM

Nikolić Fall 2021

Berkeley

## Sizing SRAM Cell

- Read stability: Cell should not change value during read
  - $Q = 0: M_{5}, M_{1}$  both on
  - Voltage divider between M<sub>5</sub>, M<sub>1</sub>
  - $^{\bullet}$   $\rm V_{Q}$  should stay low, not to flip  $\rm M_4\text{-}M_3$ inverter
  - $(W/L)_1 > (W/L)_5$
- Typically  $(W/L)_1 = 1.5 (W/L)_5$ 
  - In finFETs:  $(W/L)_1 = 2(W/L)_5$
- $\bullet$  Read speed: Both  $M_5$  and  $M_1$

WL  $\overline{V}_{DD}$  $\overline{\mathsf{Q}}$   $\mathsf{T}$ M<sub>5</sub>  $M_1$ BL  $\overline{BL}$ 

13 Berkeley @06

EECS151 L23 SRAM

13

# Sizing SRAM Cell

- Writeability: Cell should be writeable by pulling BL low
  - Q = 1,  $M_5$ ,  $M_2$  both on
  - Voltage divider between M<sub>5</sub>, M<sub>2</sub>
  - $^{\bullet}$   $\rm V_{\rm Q}$  should pull below the switching point of  $M_4$ - $M_3$  inverter
  - $(W/L)_5 > (W/L)_2$
- Typically  $(W/L)_5 = (W/L)_2$  in planar
  - In finFETs:  $(W/L)_5 = 2(W/L)_2$
  - 1:2:2 and 1:2:3 sizing

 $V_{DD}$  $M_2$  $M_4$  $\rfloor M_5$  $\overline{BL}$ BL 6T High-Current (HC) bitcell 0.049 um2 (1:2:2) Song, ISSCC'16 14 Berkeley 6000

EECS151 L23 SRAM







• Homework 10 posted on Friday, due 11/22
• No homework during Thanksgiving
• Project checkpoints #3 this week























• Goal: Build fastest possible decoder with static CMOS logic

- What we know
  - Basically need 256 AND gates, each one of them drives one word line



EECS151 L23 SRAM

29

# Problem Setup (1)

- Each wordline has 256 cells connected to it
- $\bullet$  C<sub>WL</sub> = 256\*C<sub>cell</sub> + C<sub>wire</sub>
  - Ignore wire for now
- $^{ullet}$  Assume that decoder input capacitance is  $C_{address} = 4 * C_{cell}$

EECS151 L23 SRAM

Nikolić Fall 2021

Berkeley @ 99

Berkeley @06

### Problem Setup (2)

- ullet Each address bit drives  $2^8/2$  AND gates
  - A0 drives  $\frac{1}{2}$  of the gates, A0\_b the other  $\frac{1}{2}$  of the gates
- Total fanout on each address wire is:

$$F = \Pi B \frac{C_{load}}{C_{in}} = 128 \frac{\left(256C_{cell}\right)}{4C_{cell}} = 2^{7} \frac{\left(2^{8}C_{cell}\right)}{2^{2}C_{cell}} = 2^{13}$$

EECS151 L23 SRAM

Nikolić Fall 202

Berkeley © S

31

## **Decoder Fan-Out**

- F of  $2^{13}$  means that we will want to use more than  $\log_4(2^{13})=6.5$  stages to implement the AND8
- Need many stages anyways
  - So what is the best way to implement the AND gate?
  - Will see next that it's the one with the most stages and least complicated gates

EECS151 L23 SRAM

Nikolić Fall 2021

Berkeley © ®®









#### **Predecoders**

- Use a single gate for each of the shared terms
  - E.g., from  $A_0$ ,  $\overline{A_0}$ ,  $A_1$ , and  $\overline{A_1}$ , generate four signals:  $A_0A_1$ ,  $\overline{A_0}A_1$ ,  $A_0\overline{A_1}$ ,  $\overline{A_0}\overline{A_1}$
- In other words, we are decoding smaller groups of address bits first
  - And using the "predecoded" outputs to do the rest of the decoding

EECS151 L23 SRAM

Nikolić Fall 202

Berkeley @ @ @ @

37







|   | Building Larger Custom Arrays |             |          |          |             |          |                                    |
|---|-------------------------------|-------------|----------|----------|-------------|----------|------------------------------------|
|   | 4kB                           | Dec         | 4kB      | 4kB      | Dec         | 4kB      | • Each subarray is 2-8kB           |
|   | Col, I/O                      | Pre-<br>Dec | Col, I/O | Col, I/O | Pre-<br>Dec | Col, I/O | • Hierarchical decoding            |
| Ó | 4kB                           | Dec         | 4kB      | 4kB      | Dec         | 4kB      | • Peripheral overhead is 30-50%    |
|   | 4kB                           | Dec         | 4kB      | 4kB      | Dec         | 4kB      | • Delay is wire dominated          |
|   | Col, I/O                      | Pre-<br>Dec | Col, I/O | Col, I/O | Pre-<br>Dec | Col, I/O | Scratchpads, caches, TLBs          |
| φ | 4kB                           | Dec         | 4kB      | 4kB      | Dec         | 4kB      |                                    |
|   | ○<br>EECS151 L23 SRAM         |             |          |          |             |          | Nikolić Fall 2021 41 Berkeley ©©©© |

Cascading Memory-Blocks

How to make larger memory blocks out of smaller ones.

Increasing the width. Example: given 1Kx8, want 1Kx16

WE

Din[15:8]

Din[7:0]

BECS151 L23 SRAM

Nikolic Fall 2021

A Berkeley 2030

42







