## **Digital Integrated Circuits**

## **#Home Work 7 2025.05.21 (Due:05.28 15:30)**

Reference to the class note: Chapter 5 Array and Recoded Multiplier

- 2. Design a 12-bit unsigned multiplier (X and Y:12 bits; S and P 24 bits)  $S=X\times Y+P$  by using Radix-4 Booth multipliers. The goal is to have minimum critical path delay time with the least gate count.
- (1) Show your block diagram as shown in Fig.1 below (example for the case of 8-bit; booth decoder and Multiplicand scale corresponding to Booth Encoder and Booth selector of Fig.10.80). For each block, you shall show its logic design diagram. Indicate the critical path. Explain your design concepts (40).



- Fig.1
- (2) Shown the Radix Booth-4 encoded partial products with simplified sign extension like that shown in Fig. 10.82 (20).
- (3) Design the partial products with Dadda method shown in Fig.5.19. Carry-ripple adder is used in the last stage of CPA. Show the critical path and indicate the dely time in terms of number of HA and FA. For area, show the number of FA and HA used. Explain your design concepts (40)