## COEN 921c Homework 4 Solution

## Prob 1

Again, use the circuit diagram from P2.24 (Text Prob 2.24). Answer the following:



a) Assuming the propagation delay through all the gates is identical and equal to "t". What is the propagation delay through this circuit?

Using  $max(t_1, t_2, ..., t_n) + t_{pd}$  for the delay at each gate output results in the delay at NAND gate 5 is 4t.

b) Assuming the propagation delay through the gates is not equal, it is:

INVERTER = 5 ns 
$$NAND = 10 \text{ ns}$$
  $NOR = 12 \text{ ns}$   $OR = 8 \text{ NS}$ 

What is the propagation delay through this circuit (in ns)?

The path from input A through INV 1, NAND 2, OR 4, and NAND 5 is the delay of the circuit. Since the delay is NOT uniform 't', we must add up the individual delays

$$5 \text{ ns} + 10 \text{ ns} + 8 \text{ ns} + 10 \text{ ns} = 33 \text{ ns}$$
 So, the delay through the circuit is 33 ns.

c) What is the worst case (slowest) signal path through this circuit, ie. starting at which input, through which gates, getting to the output?

It is from: Input A through INV 1, NAND 2, OR 4, and NAND 5

Prob 2

Given the following set of electrical and switching specs for the 3 gates show:

|                  | NAND 74xx | NAND<br>74LSxx | AND 74xx | Units |
|------------------|-----------|----------------|----------|-------|
| Voh              | 2.4       | 2.7            | 2.4      | V     |
| Vol              | 0.4       | 0.5            | 0.4      | V     |
| Vih              | 2.0       | 2.0            | 2.0      | V     |
| Vil              | 0.8       | 0.8            | 0.8      | V     |
| Iih              | 40        | 20             | 40       | uA    |
| Iil              | 1.6       | 0.4            | 1.6      | mA    |
| Ioh              | 0.4       | 0.4            | 0.8      | mA    |
| Iol              | 16        | 8              | 16       | mA    |
| Icch             | 8         | 1.6            | 12       | mA    |
| Iccl             | 22        | 4.4            | 33       | mA    |
| t <sub>PHL</sub> | 14        | 21             | 17       | ns    |
| t <sub>PLH</sub> | 7         | 8              | 9        | ns    |

a. What is the maximum fan-out for a 74xx AND gate driving 74LSxx NAND gates?

$$Ioh / Iih = 0.8 ma / 20 ua = 40$$

$$Iol / Iil = 16 ma / 0.4 ma = 40$$

Must choose the smaller of the two (ie. the worst case). Since both are the same, it doesn't matter and the fan out is 40.

Fan Out 
$$= 40$$

b. What is the average power consumption of the

74xx AND gate package?

$$P = (Icch + Iccl) / 2 * V_{CC} = (21 ma + 33 ma) / 2 * 5v = 135 mW$$

c. What is the propagation delay of the circuit shown. Calculate average propagation delay for each gate, and use those to determine delay of complete circuit.

Delay through NAND gates are (21+8)/2 ns = 14.5 ns Delay through AND gate is (17+9)/2 ns = 13 ns

Total delay Path A-F = 
$$14.5 + 14.5 = 29$$
 ns  
Total delay Path B-F =  $13 + 14.5 = 27.5$  ns

So, worst cast delay is path A-F = 29 ns



## Prob 3

Consider text problem 2.22, ie. the "alarm" problem from HW 3. It has 4 inputs (A - D) as described in problem 2.22. Label the output as Z (rather than F(A,B,C,D).

$$Z = AB' + C'D + AD'$$

a) Write a VHDL behavioral module called "alarm" with an architecture called "alarm behav".

b) Using AND gates, OR, gates, and INVERTERs, rewrite the architecture description as a structural architecture called "alarm\_struc". You can assume components AND2, OR2 and INV have been defined previously, and available for your use.

Note: I meant to assume a component named OR3, not OR2. If you assumed it should have been OR3, that's fine. I wrote the solution though using OR2, utilizing 2 of them to make a 3 input OR gate.

First, draw the circuit labeling all signals and gates:



component INV port ( a : in bit; -- a previously defined INVERTER gate a\_inv : out bit);

## begin

IN1 : INV port map (B, S1); IN2 : INV port map (D, S2); IN3 : INV port map (C, S3); ANDG1 : AND2 port map (A, S1, S4); ANDG2 : AND2 port map (A, S2, S5); ANDG3 : AND2 port map (A, S3, S6); ORG1 : OR2 port map (S4, S5, S7); ORG2 : OR2 port map (S6, S7, Z); end alarm\_struc;

Prob 4 Text Problem 3.1 (a & b)

3.1 Plot the following functions on the Karnaugh map:

(a) 
$$f(A, B, C) = \bar{A}\bar{B} + \bar{B}C + \bar{A}C$$



(b) 
$$f(A,B,C,D) = \bar{B}\bar{C}D + \bar{A}B\bar{C} + AB\bar{D}$$



3.2 Minimize the following functions via the K-map:

(a) 
$$f(A, B, C) = \sum m(3, 5, 6, 7)$$
  
=  $AB + BC + AC$   
=  $(A + C)(B + C)(A + B)$ 





(b) 
$$f(A,B,C,D) = \sum m(0,1,4,6,9,13,14,15)$$
  
=  $\bar{A}\bar{C}\bar{D} + \bar{B}\bar{C}D + ABD + BC\bar{D}$   
=  $(\bar{A} + C + D)(A + \bar{B} + \bar{D})(B + \bar{C})$ 





Prob 6. Text Problem 3.3 (a & b)

3.3 Minimize the following functions containing don't cares via the K-map:

(a) 
$$f(A, B, C, D) = \sum_{\bar{C}} m(2, 9, 10, 12, 13) + d(1, 5, 14)$$
  
 $= \bar{C}D + \bar{B}C\bar{D} + AB\bar{C}$   
 $= \bar{C}D + \bar{B}C\bar{D} + AB\bar{D}$   
 $= (\bar{C} + \bar{D})(A + \bar{B})(B + C + D)$ 











Prob 7. Text Problem 3.12 (a only)

List all prime implicants for the indicated functions:

$$f_{\alpha} = AB + BD + A'B'C$$
 AB OO 01 11 10 Prime Implicants {AB} {BD} {BD} {A'B'C} {A'CD}



For function  $f_{\alpha}$  can you also list all the "Implicants"? Can you list all the "Essential Prime Implicants? Hint: There are 19 implicants in all. 3 of them are essential prime implicants.