## **GENERAL INFORMATION FOR COEN/ELEN 921c**

## Introductory Logic Design

Fall 2018

office hour; on class, mail

Boolean functions and their minimization. Analysis and design of combinational circuits, adders, multipliers, multipliers, decoders. Switching characteristics, noise margin, propagation delay. Bussing. Memory elements: latches and flip-flops; timing; registers; counters. Programmable logic: ROM, PLD, and FPGA. HDL in conjunction with FPGAs.

Instructor: Carl Fussell, Email: cafussell@scu.edu

Nelson, Nagle, et.al., Digital Logic Circuit Analysis & Design Text:

Tuesday 1710 - 1900 O'Connor 106 Class:

Generally curved with the following weights Grading:

20% (10% ea) -> announced.
35% -> half
45%

Midterm

Final

Note: Homework is assigned but not turned in. Solutions are provided for the student to check the accuracy of their work. Students need to do the problems to do well on guizzes and exams.

Makeup exams will be given **ONLY** if notice is given to the instructor prior to exam day.

Honor Code: All students taking courses in the School of Engineering agree, individually and collectively, that they will

neither give nor receive unauthorized aid in examinations or other course work that is to be used by the

instructor as a basis of grading.

Basic electrical knowledge: power, voltage, current, ohms law. **Expectations:** 

References:

Wakerly, John, Digital Design Principles and Practices, Prentice Hall

Roth, Charles, Fundamentals of Logic Design, West

Katz, Randy, Contemporary Logic Design, Benjamin Cummings

Google Search of "Combinational Logic Design" will yield web references.

Of course, there are many other references beyond these.

Postings and Class Materials:

http://camino.scu.edu

## **Tentative Syllabus for COEN/ELEN 921c**

## Introductory Logic Design

| 1. | Introduction                                                                                                                                                                                               | 1.1-1.4            |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|    | <ul> <li>Read chapter 0</li> <li>Number systems, radices, arithmetic, number representations</li> </ul>                                                                                                    |                    |
| 2. | Boolean Algebra                                                                                                                                                                                            | 2.1-2.3            |
|    | <ul> <li>Boolean Operators</li> <li>Postulates and Theorems</li> <li>Switching Functions, Truth tables, Canonical form</li> <li>Logic Devices (SSI)</li> </ul>                                             |                    |
| 3. | Analysis and Synthesis of Logic Circuits basic gate                                                                                                                                                        | 2.4-2.7            |
|    | <ul> <li>AND, OR, NOT, NAND, NOR, XOR, Tri-State</li> <li>Two level circuits, DeMorgan's theorem</li> <li>HDL intro</li> </ul>                                                                             | sign circuit       |
| 4. | Nasty realities frequently.                                                                                                                                                                                |                    |
|    | <ul> <li>Propagation delays</li> <li>Electrical Characteristics</li> <li>Switching Characteristics/Noise margins</li> </ul>                                                                                | Handout<br>2.4.2   |
| 5. | Simplification of Switching Functions                                                                                                                                                                      | 3.1-3.9            |
|    | <ul> <li>K-Maps, Sum-of-Products / Product-of-Sums</li> <li>Incompletely specified functions</li> <li>Hazards</li> <li>Exclusive OR functions</li> <li>Quine-McCluskey</li> </ul>                          |                    |
| 6. | Modular Combinational Logic Elements (MSI)                                                                                                                                                                 | 4.1-4.7, 4.9.2     |
|    | <ul> <li>Decoders, Encoders, Multiplexers, Demultiplexers</li> <li>Tri-State, Bussing</li> </ul>                                                                                                           |                    |
| 6. | Programmable Logic Devices                                                                                                                                                                                 | 5.1-5.5            |
|    | • Gate arrays, PROMs, PLDs, PLAs, PALs, FPGAs                                                                                                                                                              |                    |
| 7. | Sequential Circuits and Devices (SSI)                                                                                                                                                                      |                    |
|    | <ul> <li>Sequential Model, Combinational vs. Sequential, State tables and diagrams</li> <li>Latches and Flip Flops: D, RS, JK, T</li> <li>Timing: setup, hold times, edge trigger, master/slave</li> </ul> | 6.1-6.2<br>6.3-6.4 |
|    | Other devices: One-shots, timers                                                                                                                                                                           | 6.5-6.7            |
| 8. | Modular Sequential Logic (MSI)                                                                                                                                                                             |                    |
|    | Registers, Shift Registers, Counters, Mod-N Counters                                                                                                                                                       | 7.1-7.4            |