

# Precision, Ultralow Noise, RRIO, Zero-Drift Op Amp

**Data Sheet** 

ADA4528-1/ADA4528-2

#### **FEATURES**

Low offset voltage: 2.5  $\mu V$  maximum

Low offset voltage drift:  $0.015 \,\mu\text{V/}^{\circ}\text{C}$  maximum

Low noise

5.6 nV/ $\sqrt{\text{Hz}}$  at f = 1 kHz,  $A_V = +100$ 

97 nV p-p at f = 0.1 Hz to 10 Hz,  $A_V = +100$ 

Open-loop gain: 130 dB minimum

CMRR: 135 dB minimum PSRR: 130 dB minimum Unity-gain crossover: 4 MHz

Gain bandwidth product: 3 MHz at  $A_V = +100$ -3 dB closed-loop bandwidth: 6.2 MHz Single-supply operation: 2.2 V to 5.5 V Dual-supply operation:  $\pm 1.1$  V to  $\pm 2.75$  V

Rail-to-rail input and output

**Unity-gain stable** 

#### **APPLICATIONS**

Thermocouple/thermopile
Load cell and bridge transducers
Precision instrumentation
Electronic scales
Medical instrumentation
Handheld test equipment

## **GENERAL DESCRIPTION**

The ADA4528-1/ADA4528-2 are ultralow noise, zero-drift operational amplifiers featuring rail-to-rail input and output swing. With an offset voltage of 2.5  $\mu V$ , offset voltage drift of 0.015  $\mu V/^{\circ}C$ , and typical noise of 97 nV p-p (0.1 Hz to 10 Hz,  $A_{\rm V}=+100$ ), the ADA4528-1/ADA4528-2 are well suited for applications in which error sources cannot be tolerated.

The ADA4528-1/ADA4528-2 have a wide operating supply range of 2.2 V to 5.5 V, high gain, and excellent CMRR and PSRR specifications, which make it ideal for applications that require precision amplification of low level signals, such as position and pressure sensors, strain gages, and medical instrumentation.

The ADA4528-1/ADA4528-2 are specified over the extended industrial temperature range (-40°C to +125°C). The ADA4528-1 and ADA4528-2 are available in 8-lead MSOP and 8-lead LFCSP packages.

For more information about the ADA4528-1/ADA4528-2, see the AN-1114 Application Note, *Lowest Noise Zero-Drift Amplifier Has 5.6 nV*/ $\sqrt{Hz}$  *Voltage Noise Density*.

Rev. D

Document Feedback
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.

## PIN CONNECTION DIAGRAMS



Figure 1. ADA4528-1 Pin Configuration, 8-Lead MSOP



Figure 2. ADA4528-1 Pin Configuration, 8-Lead LFCSP

For ADA4528-2 pin connections and for more information about the pin connections for these products, see the Pin Configurations and Function Descriptions section.



Figure 3. Voltage Noise Density vs. Frequency

Table 1. Analog Devices, Inc., Zero-Drift Op Amp Portfolio<sup>1</sup>

| Туре   | Ultralow<br>Noise | Micropower<br>(<20 μA) | Low<br>Power<br>(<1 mA) |        | 30 V<br>Operating<br>Voltage |
|--------|-------------------|------------------------|-------------------------|--------|------------------------------|
| Single | ADA4528-1         | ADA4051-1              | AD8628                  | AD8638 | ADA4638-1                    |
|        |                   |                        | AD8538                  |        |                              |
| Dual   | ADA4528-2         | ADA4051-2              | AD8629                  | AD8639 |                              |
|        |                   |                        | AD8539                  |        |                              |
| Quad   |                   |                        | AD8630                  |        |                              |
| - Quuu |                   |                        | 7120030                 |        |                              |

<sup>&</sup>lt;sup>1</sup> See www.analog.com for the latest selection of zero-drift operational amplifiers.

# ADA4528-1/ADA4528-2

**TABLE OF CONTENTS** 

| Features                                                       |
|----------------------------------------------------------------|
| Applications                                                   |
| General Description                                            |
| Pin Connection Diagrams                                        |
| Revision History                                               |
| Specifications                                                 |
| Electrical Characteristics—2.5 V Operation                     |
| Electrical Characteristics—5 V Operation5                      |
| Absolute Maximum Ratings                                       |
| Thermal Resistance                                             |
| ESD Caution                                                    |
| LSD Caution                                                    |
| REVISION HISTORY                                               |
| 5/13—Rev. C to Rev. D                                          |
| Added 8-Lead LFCSP Package (CP-8-11)Universal                  |
| Changes to Table 5                                             |
| Added Figure 7, Renumbered Sequentially                        |
|                                                                |
| Added Figure 62 and Figure 63                                  |
| Figure 69, Figure 70, and Figure 7121                          |
| Changes to Figure 72                                           |
| Added Figure 76                                                |
| Added Figure 7024                                              |
| 9/12—Rev. B to Rev. C                                          |
| Changes to Features Section                                    |
| Added Comparator Operation Section21                           |
| Added Figure 65 to Figure 69; Renumbered Sequentially 21       |
| 7/12—Rev. A to Rev. B                                          |
| Added ADA4528-2                                                |
| Changes to Features Section, Figure 1, Figure 2, and Table 1 1 |
| Added Pin Connection Diagrams Section and Figure 3;            |
| Renumbered Sequentially                                        |
| Changes to Table 2                                             |
| Changes to Table 35                                            |
| Change to Endnote 1 of Table 4 and Thermal Resistance          |
| Section                                                        |
| Added Pin Configurations and Function Descriptions Section,    |
| Figure 4, Figure 5, and Table 6                                |

| Pin Configurations and Function Descriptions8                   |
|-----------------------------------------------------------------|
| Typical Performance Characteristics                             |
| Applications Information                                        |
| Input Protection                                                |
| Rail-to-Rail Input and Output                                   |
| Noise Considerations                                            |
| Comparator Operation                                            |
| Printed Circuit Board Layout                                    |
| Outline Dimensions                                              |
|                                                                 |
| Ordering Guide                                                  |
|                                                                 |
|                                                                 |
|                                                                 |
| Added Figure 6 and Table 79                                     |
| Changes to Input Protection Section                             |
| Changes to Source Resistance Section and                        |
| Caption of Figure 63                                            |
| Changes to Residual Voltage Ripple Section and                  |
| Caption of Figure 64                                            |
| Changes to Ordering Guide                                       |
| 9/11—Rev. 0 to Rev. A                                           |
| Added 8-Lead LFCSP_WD PackageUniversal                          |
| Changes to General Description Section                          |
| · · · · · · · · · · · · · · · · · · ·                           |
| Added Figure 2; Renumbered Sequentially                         |
| Changes to Offset Voltage, Offset Voltage Drift, Power Supply   |
| Rejection Ratio, and Settling Time to 0.1% Parameters, Table 23 |
| Changes to Thermal Resistance Section and Table 55              |
| Changes to Figure 41 and Figure 44 12                           |
| Changes to Figure 45 and Figure 48                              |
| Updated Outline Dimensions                                      |
| Changes to Ordering Guide 18                                    |

# **SPECIFICATIONS**

# **ELECTRICAL CHARACTERISTICS—2.5 V OPERATION**

 $V_{\text{SY}}$  = 2.5 V,  $V_{\text{CM}}$  =  $V_{\text{SY}}/2$  ,  $T_{\text{A}}$  = 25°C, unless otherwise specified.

Table 2.

| Parameter                    | Symbol                   | Test Conditions/Comments                                                                  | Min   | Тур   | Max   | Unit   |
|------------------------------|--------------------------|-------------------------------------------------------------------------------------------|-------|-------|-------|--------|
| INPUT CHARACTERISTICS        |                          |                                                                                           |       |       |       |        |
| Offset Voltage               | Vos                      | $V_{CM} = 0 \text{ V to } 2.5 \text{ V}$                                                  |       | 0.3   | 2.5   | μV     |
|                              |                          | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , MSOP package                     |       |       | 4     | μV     |
|                              |                          | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , LFCSP package                    |       |       | 4.3   | μV     |
| Offset Voltage Drift         | $\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , MSOP package                     |       | 0.002 | 0.015 | μV/°C  |
|                              |                          | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ , LFCSP package                    |       |       | 0.018 | μV/°C  |
| Input Bias Current           | I <sub>B</sub>           |                                                                                           |       | 220   | 400   | pА     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  |       |       | 600   | pА     |
| Input Offset Current         | los                      |                                                                                           |       | 440   | 800   | pА     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  |       |       | 1     | nA     |
| Input Voltage Range          |                          |                                                                                           | 0     |       | 2.5   | V      |
| Common-Mode Rejection Ratio  | CMRR                     | $V_{CM} = 0 \text{ V to } 2.5 \text{ V}$                                                  | 135   | 158   |       | dB     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 116   |       |       | dB     |
| Open-Loop Gain               | A <sub>vo</sub>          | $R_L = 10 \text{ k}\Omega$ , $V_O = 0.1 \text{ V to } 2.4 \text{ V}$                      | 130   | 140   |       | dB     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 126   |       |       | dB     |
| ADA4528-1                    |                          | $R_L = 2 \text{ k}\Omega$ , $V_O = 0.1 \text{ V to } 2.4 \text{ V}$                       | 125   | 132   |       | dB     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 121   |       |       | dB     |
| ADA4528-2                    |                          | $R_L = 2 \text{ k}\Omega$ , $V_O = 0.1 \text{ V to } 2.4 \text{ V}$                       | 122   | 132   |       | dB     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 119   |       |       | dB     |
| Input Resistance             |                          |                                                                                           |       |       |       |        |
| Differential Mode            | R <sub>INDM</sub>        |                                                                                           |       | 225   |       | kΩ     |
| Common Mode                  | R <sub>INCM</sub>        |                                                                                           |       | 1     |       | GΩ     |
| Input Capacitance            |                          |                                                                                           |       |       |       |        |
| Differential Mode            | CINDM                    |                                                                                           |       | 15    |       | рF     |
| Common Mode                  | CINCM                    |                                                                                           |       | 30    |       | pF     |
| OUTPUT CHARACTERISTICS       |                          |                                                                                           |       |       |       |        |
| Output Voltage High          | V <sub>OH</sub>          | $R_L = 10 \text{ k}\Omega \text{ to V}_{CM}$                                              | 2.49  | 2.495 |       | V      |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 2.485 |       |       | V      |
|                              |                          | $R_L = 2 \text{ k}\Omega \text{ to } V_{CM}$                                              | 2.46  | 2.48  |       | V      |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 2.44  |       |       | V      |
| Output Voltage Low           | V <sub>OL</sub>          | $R_L = 10 \text{ k}\Omega \text{ to V}_{CM}$                                              |       | 5     | 10    | mV     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  |       |       | 15    | mV     |
|                              |                          | $R_L = 2 \text{ k}\Omega \text{ to } V_{CM}$                                              |       | 20    | 40    | mV     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  |       |       | 60    | mV     |
| Short-Circuit Current        | Isc                      |                                                                                           |       | ±30   |       | mA     |
| Closed-Loop Output Impedance | Z <sub>OUT</sub>         | $f = 1 \text{ kHz}, A_V = +10$                                                            |       | 0.1   |       | Ω      |
| POWER SUPPLY                 |                          |                                                                                           |       |       |       |        |
| Power Supply Rejection Ratio | PSRR                     | $V_{SY} = 2.2 \text{ V to } 5.5 \text{ V}$                                                | 130   | 150   |       | dB     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  | 127   |       |       | dB     |
| Supply Current per Amplifier | I <sub>SY</sub>          | $I_0 = 0 \text{ mA}$                                                                      |       | 1.4   | 1.7   | mA     |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                  |       |       | 2.1   | mA     |
| DYNAMIC PERFORMANCE          |                          |                                                                                           |       |       |       |        |
| Slew Rate                    | SR                       | $R_L = 10 \text{ k}\Omega$ , $C_L = 100 \text{ pF}$ , $A_V = +1$                          |       | 0.45  |       | V/µs   |
| Settling Time to 0.1%        | $t_{\text{S}}$           | $V_{IN} = 1.5 \text{ V step, } R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF, } A_V = -1$ |       | 7     |       | μs     |
| Unity-Gain Crossover         | UGC                      | $V_{IN} = 10 \text{ mV p-p, } R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF, } A_V = +1$  |       | 4     |       | MHz    |
| Phase Margin                 | $\Phi_{M}$               | $V_{IN} = 10 \text{ mV p-p, } R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF, } A_V = +1$  |       | 57    |       | Degree |
| Gain Bandwidth Product       | GBP                      | $V_{IN} = 10 \text{ mV p-p}, R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, A_V = +100$  |       | 3     |       | MHz    |
| -3 dB Closed-Loop Bandwidth  | $f_{-3dB}$               | $V_{IN} = 10 \text{ mV p-p, } R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF, } A_V = +1$  |       | 6.2   |       | MHz    |
| Overload Recovery Time       |                          | $R_L = 10 \text{ k}\Omega$ , $C_L = 100 \text{ pF}$ , $A_V = -10$                         |       | 50    |       | μs     |

| Parameter             | Symbol             | Test Conditions/Comments                                | Min | Тур | Max | Unit   |
|-----------------------|--------------------|---------------------------------------------------------|-----|-----|-----|--------|
| NOISE PERFORMANCE     |                    |                                                         |     |     |     |        |
| Voltage Noise         | e <sub>n</sub> p-p | $f = 0.1 \text{ Hz to } 10 \text{ Hz}, A_V = +100$      |     | 97  |     | nV p-p |
| Voltage Noise Density | e <sub>n</sub>     | $f = 1 \text{ kHz, } A_V = +100$                        |     | 5.6 |     | nV/√Hz |
|                       |                    | $f = 1 \text{ kHz}, A_V = +100, V_{CM} = 2.0 \text{ V}$ |     | 5.5 |     | nV/√Hz |
| Current Noise         | i <sub>n</sub> p-p | $f = 0.1 \text{ Hz to } 10 \text{ Hz}, A_V = +100$      |     | 10  |     | рА р-р |
| Current Noise Density | in                 | $f = 1 \text{ kHz}, A_V = +100$                         |     | 0.7 |     | pA/√Hz |

# **ELECTRICAL CHARACTERISTICS—5 V OPERATION**

 $V_{SY} = 5$  V,  $V_{CM} = V_{SY}/2$ ,  $T_A = 25$ °C, unless otherwise specified.

Table 3.

| Parameter                    | Symbol                   | Test Conditions/Comments                                                                 | Min  | Тур        | Max   | Unit    |
|------------------------------|--------------------------|------------------------------------------------------------------------------------------|------|------------|-------|---------|
| INPUT CHARACTERISTICS        |                          |                                                                                          |      |            |       |         |
| Offset Voltage               | Vos                      | $V_{CM} = 0 \text{ V to 5 V}$                                                            |      | 0.3        | 2.5   | μV      |
|                              |                          | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                          |      |            | 4     | μV      |
| Offset Voltage Drift         | $\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                 |      | 0.002      | 0.015 | μV/°C   |
| Input Bias Current           | I <sub>B</sub>           |                                                                                          |      |            |       |         |
| ADA4528-1                    |                          |                                                                                          |      | 90         | 200   | pА      |
|                              |                          | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                          |      |            | 300   | рА      |
| ADA4528-2                    |                          |                                                                                          |      | 125        | 250   | pА      |
|                              |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$                          |      |            | 350   | pA      |
| Input Offset Current         | los                      |                                                                                          |      |            |       | ,       |
| ADA4528-1                    |                          |                                                                                          |      | 180        | 400   | рА      |
|                              |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$                          |      |            | 500   | pA      |
| ADA4528-2                    |                          | 10 0 1 1 1 1 1 2 0                                                                       |      | 250        | 500   | pA      |
| NDN+320 2                    |                          | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                          |      | 250        | 600   | pA      |
| Input Voltage Range          |                          | -40 C \( \) 1 A \( \) + 125 C                                                            | 0    |            | 5     | V       |
|                              | CMRR                     | $V_{CM} = 0 V \text{ to } 5 V$                                                           | 137  | 160        | 5     |         |
| Common-Mode Rejection Ratio  | CIVIRR                   |                                                                                          |      | 160        |       | dB      |
| 0 1 6:                       |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                 | 122  | 120        |       | dB      |
| Open-Loop Gain               | Avo                      | $R_L = 10 \text{ k}\Omega, V_0 = 0.1 \text{ V to } 4.9 \text{ V}$                        | 127  | 139        |       | dB      |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                 | 125  |            |       | dB      |
|                              |                          | $R_L = 2 \text{ k}\Omega$ , $V_O = 0.1 \text{ V to } 4.9 \text{ V}$                      | 121  | 131        |       | dB      |
|                              |                          | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                          | 120  |            |       | dB      |
| Input Resistance             |                          |                                                                                          |      |            |       |         |
| Differential Mode            | R <sub>INDM</sub>        |                                                                                          |      | 190        |       | kΩ      |
| Common Mode                  | RINCM                    |                                                                                          |      | 1          |       | GΩ      |
| Input Capacitance            |                          |                                                                                          |      |            |       |         |
| Differential Mode            | CINDM                    |                                                                                          |      | 16.5       |       | pF      |
| Common Mode                  | CINCM                    |                                                                                          |      | 33         |       | pF      |
| OUTPUT CHARACTERISTICS       |                          |                                                                                          |      |            |       |         |
| Output Voltage High          | V <sub>OH</sub>          | $R_L = 10 \text{ k}\Omega \text{ to V}_{CM}$                                             | 4.99 | 4.995      |       | V       |
|                              |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$                          | 4.98 |            |       | V       |
|                              |                          | $R_L = 2 k\Omega$ to $V_{CM}$                                                            | 4.96 | 4.98       |       | V       |
|                              |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$                          | 4.94 |            |       | V       |
| Output Voltage Low           | V <sub>OL</sub>          | $R_L = 10 \text{ k}\Omega \text{ to V}_{CM}$                                             |      | 5          | 10    | mV      |
| - a.p. a                     | ""                       | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                 |      | _          | 20    | mV      |
|                              |                          | $R_L = 2 k\Omega \text{ to } V_{CM}$                                                     |      | 20         | 40    | mV      |
|                              |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$                                 |      | 20         | 60    | mV      |
| Short-Circuit Current        | I <sub>SC</sub>          | 40 C 3 TA 3 T 125 C                                                                      |      | ±40        | 00    | mA      |
| Closed-Loop Output Impedance | Z <sub>out</sub>         | $f = 1 \text{ kHz}, A_V = +10$                                                           |      | 140<br>0.1 |       | Ω       |
| POWER SUPPLY                 | 2001                     | 1 - 1 KHZ, AV - +10                                                                      |      | 0.1        |       | 32      |
|                              | DCDD                     | V = 2.2 V + 2.5 E.V                                                                      | 120  | 150        |       | 4b      |
| Power Supply Rejection Ratio | PSRR                     | $V_{SY} = 2.2 \text{ V to } 5.5 \text{ V}$                                               | 130  | 150        |       | dB      |
|                              |                          | $-40^{\circ}$ C $\leq T_A \leq +125^{\circ}$ C                                           | 127  |            |       | dB      |
| Supply Current per Amplifier | I <sub>SY</sub>          | $I_0 = 0 \text{ mA}$                                                                     |      | 1.5        | 1.8   | mA      |
|                              |                          | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                          |      |            | 2.2   | mA      |
| DYNAMIC PERFORMANCE          |                          |                                                                                          |      |            |       | Ī       |
| Slew Rate                    | SR                       | $R_L = 10 \text{ k}\Omega$ , $C_L = 100 \text{ pF}$ , $A_V = +1$                         |      | 0.5        |       | V/µs    |
| Settling Time to 0.1%        | ts                       | $V_{IN} = 4 \text{ V step, } R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF, } A_V = -1$  |      | 10         |       | μs      |
| Unity-Gain Crossover         | UGC                      | $V_{IN} = 10 \text{ mV p-p}, R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, A_V = +1$   |      | 4          |       | MHz     |
| Phase Margin                 | Фм                       | $V_{IN} = 10 \text{ mV p-p}, R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, A_V = +1$   |      | 57         |       | Degrees |
| Gain Bandwidth Product       | GBP                      | $V_{IN} = 10 \text{ mV p-p}, R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, A_V = +100$ |      | 3.4        |       | MHz     |
| –3 dB Closed-Loop Bandwidth  | f <sub>-3dB</sub>        | $V_{IN} = 10 \text{ mV p-p}, R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}, A_V = +1$   |      | 6.5        |       | MHz     |
| Overload Recovery Time       |                          | $R_L = 10 \text{ k}\Omega$ , $C_L = 100 \text{ pF}$ , $A_V = -10$                        |      | 50         |       | μs      |

| Parameter             | Symbol             | Test Conditions/Comments                                | Min | Тур | Max | Unit   |
|-----------------------|--------------------|---------------------------------------------------------|-----|-----|-----|--------|
| NOISE PERFORMANCE     |                    |                                                         |     |     |     |        |
| Voltage Noise         | e <sub>n</sub> p-p | $f = 0.1 \text{ Hz to } 10 \text{ Hz}, A_V = +100$      |     | 99  |     | nV p-p |
| Voltage Noise Density | e <sub>n</sub>     | $f = 1 \text{ kHz}, A_V = +100$                         |     | 5.9 |     | nV/√Hz |
|                       |                    | $f = 1 \text{ kHz}, A_V = +100, V_{CM} = 4.5 \text{ V}$ |     | 5.3 |     | nV/√Hz |
| Current Noise         | i <sub>n</sub> p-p | $f = 0.1 \text{ Hz to } 10 \text{ Hz, } A_V = +100$     |     | 10  |     | рА р-р |
| Current Noise Density | in                 | $f = 1 \text{ kHz}, A_V = +100$                         |     | 0.5 |     | pA/√Hz |

# **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| Parameter                            | Rating                   |
|--------------------------------------|--------------------------|
| Supply Voltage                       | 6 V                      |
| Input Voltage                        | $\pm V_{SY} \pm 0.3 V$   |
| Input Current <sup>1</sup>           | ±10 mA                   |
| Differential Input Voltage           | ± <b>V</b> <sub>SY</sub> |
| Output Short-Circuit Duration to GND | Indefinite               |
| Storage Temperature Range            | −65°C to +150°C          |
| Operating Temperature Range          | −40°C to +125°C          |
| Junction Temperature Range           | −65°C to +150°C          |
| Lead Temperature (Soldering, 60 sec) | 300°C                    |

<sup>&</sup>lt;sup>1</sup> The input pins have clamp diodes to the power supply pins. Limit the input current to 10 mA or less whenever input signals exceed the power supply rail by 0.3 V.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages using a 4-layer JEDEC board. The exposed pad of the LFCSP package is soldered to the board.

**Table 5. Thermal Resistance** 

| Package Type           | θιΑ  | <b>Ө</b> лс       | Unit |
|------------------------|------|-------------------|------|
| 8-Lead MSOP (RM-8)     | 142  | 45                | °C/W |
| 8-Lead LFCSP (CP-8-12) | 80   | 60 <sup>1</sup>   | °C/W |
| 8-Lead LFCSP (CP-8-11) | 83.5 | 48.5 <sup>1</sup> | °C/W |

 $<sup>^{1}</sup>$   $\theta_{JC}$  is measured on the top surface of the package.

# **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. ADA4528-1 Pin Configuration, 8-Lead MSOP



Figure 5. ADA4528-1 Pin Configuration, 8-Lead LFCSP

# Table 6. ADA4528-1 Pin Function Descriptions

| Pin No. | Mnemonic | Description                                                                      |
|---------|----------|----------------------------------------------------------------------------------|
| 1, 5, 8 | NIC      | No Internal Connection.                                                          |
| 2       | -IN      | Inverting Input.                                                                 |
| 3       | +IN      | Noninverting Input.                                                              |
| 4       | V–       | Negative Supply Voltage.                                                         |
| 6       | OUT      | Output.                                                                          |
| 7       | V+       | Positive Supply Voltage.                                                         |
|         | EPAD     | Exposed Pad (LFCSP Only). Connect the exposed pad to V- or leave it unconnected. |







Figure 7. ADA4528-2 Pin Configuration, 8-Lead LFCSP

Table 7. ADA4528-2 Pin Function Descriptions

| Pin No. | Mnemonic | Description                                            |
|---------|----------|--------------------------------------------------------|
| 1       | OUT A    | Output, Channel A.                                     |
| 2       | −IN A    | Inverting Input, Channel A.                            |
| 3       | +IN A    | Noninverting Input, Channel A.                         |
| 4       | V-       | Negative Supply Voltage.                               |
| 5       | +IN B    | Noninverting Input, Channel B.                         |
| 6       | −IN B    | Inverting Input, Channel B.                            |
| 7       | OUT B    | Output, Channel B.                                     |
| 8       | V+       | Positive Supply Voltage.                               |
|         | EPAD     | Connect the exposed pad to V- or leave it unconnected. |

# TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C, unless otherwise noted.



Figure 8. Input Offset Voltage Distribution



Figure 9. Input Offset Voltage Drift Distribution



Figure 10. Input Offset Voltage vs. Common-Mode Voltage



Figure 11. Input Offset Voltage Distribution



Figure 12. Input Offset Voltage Drift Distribution



Figure 13. Input Offset Voltage vs. Common-Mode Voltage



Figure 14. Input Bias Current vs. Temperature



Figure 15. Input Bias Current vs. Common-Mode Voltage



Figure 16. Output Voltage (Vol.) to Supply Rail vs. Load Current



Figure 17. Input Bias Current vs. Temperature



Figure 18. Input Bias Current vs. Common-Mode Voltage



Figure 19. Output Voltage (Vol.) to Supply Rail vs. Load Current



Figure 20. Output Voltage (V<sub>OH</sub>) to Supply Rail vs. Load Current



Figure 21. Output Voltage (Vol.) to Supply Rail vs. Temperature



Figure 22. Output Voltage (Voн) to Supply Rail vs. Temperature



Figure 23. Output Voltage (V<sub>OH</sub>) to Supply Rail vs. Load Current



Figure 24. Output Voltage (VoL) to Supply Rail vs. Temperature



Figure 25. Output Voltage (Voн) to Supply Rail vs. Temperature



Figure 26. Supply Current vs. Supply Voltage



Figure 27. Open-Loop Gain and Phase vs. Frequency



Figure 28. Closed-Loop Gain vs. Frequency



Figure 29. Supply Current vs. Temperature



Figure 30. Open-Loop Gain and Phase vs. Frequency



Figure 31. Closed-Loop Gain vs. Frequency



Figure 32. CMRR vs. Frequency



Figure 33. PSRR vs. Frequency



Figure 34. Closed-Loop Output Impedance vs. Frequency



Figure 35. CMRR vs. Frequency



Figure 36. PSRR vs. Frequency



Figure 37. Closed-Loop Output Impedance vs. Frequency



Figure 38. Large Signal Transient Response



Figure 39. Small Signal Transient Response



Figure 40. Small Signal Overshoot vs. Load Capacitance



Figure 41. Large Signal Transient Response



Figure 42. Small Signal Transient Response



Figure 43. Small Signal Overshoot vs. Load Capacitance



Figure 44. Positive Overload Recovery



Figure 45. Negative Overload Recovery



Figure 46. Positive Settling Time to 0.1%



Figure 47. Positive Overload Recovery



Figure 48. Negative Overload Recovery



Figure 49. Positive Settling Time to 0.1%



Figure 50. Negative Settling Time to 0.1%



Figure 51. Voltage Noise Density vs. Frequency



Figure 52. Current Noise Density vs. Frequency



Figure 53. Negative Settling Time to 0.1%



Figure 54. Voltage Noise Density vs. Frequency



Figure 55. Current Noise Density vs. Frequency



Figure 56. 0.1 Hz to 10 Hz Noise



Figure 57. THD + N vs. Amplitude



Figure 58. THD + N vs. Frequency



Figure 59. 0.1 Hz to 10 Hz Noise



Figure 60. THD + N vs. Amplitude



Figure 61. THD + N vs. Frequency



Figure 62. Channel Separation vs. Frequency



Figure 63. Channel Separation vs. Frequency

# APPLICATIONS INFORMATION

The ADA4528-1/ADA4528-2 are precision, ultralow noise, zero-drift operational amplifiers that feature a patented chopping technique. This chopping technique offers ultralow input offset voltage of 0.3  $\mu$ V typical and input offset voltage drift of 0.002  $\mu$ V/°C typical.

Offset voltage errors due to common-mode voltage swings and power supply variations are also corrected by the chopping technique, resulting in a typical CMRR figure of 158 dB and a PSRR figure of 150 dB at 2.5 V supply voltage. The ADA4528-1/ADA4528-2 have low broadband noise of 5.6 nV/ $\sqrt{\text{Hz}}$  (at f = 1 kHz,  $A_V$  = +100, and  $V_{SY}$  = 2.5 V) with no 1/f noise component. These features are ideal for amplification of low level signals in dc or subhertz high precision applications.

For more information about the chopper architecture of the ADA4528-1/ADA4528-2, see the AN-1114 Application Note, Lowest Noise Zero-Drift Amplifier Has 5.6  $nV/\sqrt{Hz}$  Voltage Noise Density.

## **INPUT PROTECTION**

The ADA4528-1/ADA4528-2 have internal ESD protection diodes that are connected between the inputs and each supply rail. These diodes protect the input transistors in the event of electrostatic discharge and are reverse biased during normal operation. This protection scheme allows voltages as high as approximately 300 mV beyond the rails to be applied at the input of either terminal without causing permanent damage (see Table 4 in the Absolute Maximum Ratings section).

When either input exceeds one of the supply rails by more than 300 mV, the ESD diodes become forward biased and large amounts of current begin to flow through them. Without current limiting, this excessive fault current causes permanent damage to the device.

If the inputs will be subjected to overvoltage conditions, insert a resistor in series with each input to limit the input current to 10 mA maximum. However, consider the resistor thermal noise effect on the entire circuit.

For example, at a 5 V supply voltage, the broadband voltage noise of the ADA4528-1/ADA4528-2 is approximately 6 nV/ $\sqrt{\text{Hz}}$  (at unity gain). A 1 k $\Omega$  resistor has thermal noise of 4 nV/ $\sqrt{\text{Hz}}$ . Adding a 1 k $\Omega$  resistor at the noninverting input pin increases the total noise by 30% root sum square (rss).

## **RAIL-TO-RAIL INPUT AND OUTPUT**

The ADA4528-1/ADA4528-2 feature rail-to-rail input and output with a supply voltage from 2.2 V to 5.5 V. Figure 64 shows the input and output waveforms of the ADA4528-1/ADA4528-2 configured as a unity-gain buffer with a supply voltage of  $\pm 2.5$  V and a resistive load of 10 k $\Omega$ . With an input voltage of  $\pm 2.5$  V, the ADA4528-1/ADA4528-2 allow the output to swing very close to both rails. Additionally, the parts do not exhibit phase reversal.



Figure 64. Rail-to-Rail Input and Output

# **NOISE CONSIDERATIONS**

For more information about the noise characteristics of the ADA4528-1/ADA4528-2, see the AN-1114 Application Note, Lowest Noise Zero-Drift Amplifier Has 5.6  $nV/\sqrt{Hz}$  Voltage Noise Density.

#### 1/f Noise

1/f noise, also known as pink noise or flicker noise, is inherent in semiconductor devices and increases as frequency decreases. At low frequency, 1/f noise is a major noise contributor and causes a significant output voltage offset when amplified by the noise gain of the circuit. However, the ADA4528-1/ADA4528-2 eliminate the 1/f noise internally, thus making these parts an excellent choice for dc or subhertz high precision applications. The 0.1~Hz to 10~Hz amplifier voltage noise is only  $97~nV~p\mbox{-}p$  ( $A_V=+100$ ) at a supply voltage of 2.5~V.

The low frequency 1/f noise, which appears as a slow varying offset to the ADA4528-1/ADA4528-2, is greatly reduced by the chopping technique. This reduction in 1/f noise allows the ADA4528-1/ADA4528-2 to have much lower noise at dc and low frequency compared to standard low noise amplifiers that are susceptible to 1/f noise. Figure 51 and Figure 54 show the voltage noise density of the amplifier with no 1/f noise.

## Source Resistance

With 5.6 nV/ $\sqrt{\text{Hz}}$  of broadband noise at 1 kHz (V<sub>SY</sub> = 2.5 V and A<sub>V</sub> = +100), the ADA4528-1/ADA4528-2 are among the lowest noise zero-drift amplifiers currently available in the industry. Therefore, it is important to carefully select the input source resistance to maintain a total low noise.

The total input referred broadband noise ( $e_n$  total) from any amplifier is primarily a function of three types of noise: input voltage noise, input current noise, and thermal (Johnson) noise from the external resistors.

These uncorrelated noise sources can be summed up in a root sum squared (rss) manner using the following equation:

$$e_n total = [e_n^2 + 4 kTR_S + (i_n \times R_S)^2]^{1/2}$$

where:

 $e_n$  is the input voltage noise of the amplifier (V/ $\sqrt{\text{Hz}}$ ).

*k* is the Boltzmann's constant  $(1.38 \times 10^{-23} \text{ J/K})$ .

*T* is the temperature in Kelvin (K).

 $R_S$  is the total input source resistance ( $\Omega$ ).

 $i_n$  is the input current noise of the amplifier (A/ $\sqrt{\text{Hz}}$ ).

The total equivalent rms noise over a specific bandwidth is expressed as

$$e_{n,rms} = e_n total \times \sqrt{BW}$$

where BW is the bandwidth in hertz.

This analysis is valid for broadband noise calculation. If the bandwidth of concern includes the chopping frequency, more complicated calculations must be made to include the effect of the noise energy spectrum at the chopping frequency (see the Residual Voltage Ripple section).

With a low source resistance of  $R_S < 1~k\Omega$ , the voltage noise of the amplifier dominates. As source resistance increases, the thermal noise of  $R_S$  dominates. As the source resistance increases further, where  $R_S > 100~k\Omega$ , the current noise becomes the main contributor to the total input noise. A good selection table for low noise op amps can be found in the AN-940 Application Note, Low Noise Amplifier Selection Guide for Optimal Noise Performance.

## **Voltage Noise Density with Different Gain Configurations**

Figure 65 shows the voltage noise density vs. closed-loop gain of a zero-drift amplifier from a leading competitor. The voltage noise density of the amplifier increases from  $11 \text{ nV/}\sqrt{\text{Hz}}$  to  $21 \text{ nV/}\sqrt{\text{Hz}}$  as the closed-loop gain decreases from 1000 to 1.



Figure 65. Competitor A: Voltage Noise Density vs. Closed-Loop Gain

Figure 66 shows the voltage noise density vs. frequency of the ADA4528-1/ADA4528-2 for three different gain configurations. The ADA4528-1/ADA4528-2 offer a constant input voltage noise density of 6 nV/ $\sqrt{\text{Hz}}$  to 7 nV/ $\sqrt{\text{Hz}}$ , regardless of the gain configuration.



Figure 66. Voltage Noise Density vs. Frequency with Different Gain Configurations

## Residual Voltage Ripple

Although autocorrection feedback (ACFB) suppresses the chopping related voltage ripple, higher noise spectrum exists at the chopping frequency and its harmonics due to the remaining ripple. Figure 67 shows the voltage noise density of the ADA4528-1/ ADA4528-2 configured in unity gain. A noise energy spectrum of 50 nV/ $\sqrt{\text{Hz}}$  can be seen at the chopping frequency of 200 kHz. This noise energy spectrum is significant when the op amp has a closed-loop frequency that is higher than the chopping frequency.



Figure 67. Voltage Noise Density vs. Frequency

To further suppress the noise at the chopping frequency, it is recommended that a post filter be placed at the output of the amplifier. For more information about residual voltage ripple, see the AN-1114 Application Note, Lowest Noise Zero-Drift Amplifier Has 5.6  $nV/\sqrt{Hz}$  Voltage Noise Density.

# **COMPARATOR OPERATION**

Figure 68 shows the ADA4528-2 configured as a voltage follower with an input voltage that is always kept at midpoint of the power supplies. The same configuration is applied to the unused channel. A1 and A2 indicate the placement of ammeters to measure supply current. As shown in Figure 69, as expected, in normal operating condition,  $I_{SY}$ + =  $I_{SY}$ - = 3 mA for the dual ADA4528-2 at 5 V of supplies.



Figure 68. Voltage Follower



Figure 69. Supply Current vs. Supply Voltage (Voltage Follower)

Figure 70 and Figure 71 show the ADA4528-2 configured as comparators, with  $1k\Omega$  resistors in series with the input pins. Figure 72 shows the supply currents for both configurations. Supply currents increase slightly to 3.2 mA per dual amplifier at 5 V of supplies.



Figure 70. Comparator A



Figure 71. Comparator B

Data Sheet ADA4528-1/ADA4528-2



Figure 72. Supply Current vs. Supply Voltage (Comparator A and Comparator B)

For more details on op amps as comparators, refer to the AN-849 Application Note, *Using Op Amps as Comparators*.

#### PRINTED CIRCUIT BOARD LAYOUT

The ADA4528-1/ADA4528-2 are high precision devices with ultralow offset voltage and noise. Therefore, care must be taken in the design of the printed circuit board (PCB) layout to achieve the optimum performance of the ADA4528-1/ADA4528-2 at board level.

To avoid leakage currents, keep the surface of the board clean and free of moisture. Coating the board surface creates a barrier to moisture accumulation and reduces parasitic resistance on the board.

To minimize power supply disturbances caused by output current variation, properly bypass the power supplies and keep the supply traces short. Connect bypass capacitors as close as possible to the device supply pins.

Stray capacitances are a concern at the outputs and the inputs of the amplifier. It is recommended that signal traces be kept at a distance of at least 5 mm from supply lines to minimize coupling.

A potential source of offset error is the Seebeck voltage on the circuit board. The Seebeck voltage occurs at the junction of two dissimilar metals and is a function of the temperature of the

junction. The most common metallic junctions on a circuit board are solder-to-board trace and solder-to-component lead.

Figure 73 shows a cross section of a surface-mount component soldered to a PCB. A variation in temperature across the board (where  $T_{A1} \neq T_{A2}$ ) causes a mismatch in the Seebeck voltages at the solder joints, thereby resulting in thermal voltage errors that degrade the ultralow offset voltage performance of the ADA4528-1/ADA4528-2.



Figure 73. Mismatch in Seebeck Voltages Causes Seebeck Voltage Error

To minimize these thermocouple effects, orient resistors so that heat sources warm both ends equally. Where possible, the input signal paths should contain matching numbers and types of components to match the number and type of thermocouple junctions. For example, dummy components, such as zero value resistors, can be used to match the thermoelectric error source (real resistors in the opposite input path). Place matching components in close proximity and orient them in the same manner to ensure equal Seebeck voltages, thus canceling thermal errors. Additionally, use leads of equal length to keep thermal conduction in equilibrium. Keep heat sources on the PCB as far away from the amplifier input circuitry as practical.

It is highly recommended that a ground plane be used. A ground plane helps to distribute heat throughout the board, maintains a constant temperature across the board, and reduces EMI noise pickup.

# **OUTLINE DIMENSIONS**



Figure 74. 8-Lead Mini Small Outline Package [MSOP] (RM-8)

Dimensions shown in millimeters



Figure 75. 8-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm × 3 mm Body, Very Very Thin, Dual Lead (CP-8-12) Dimensions shown in millimeters



Figure 76. 8-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm × 3 mm Body, Very Very Thin, Dual Lead (CP-8-11) Dimensions shown in millimeters

# **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                             | Package Option | Branding |
|--------------------|-------------------|-------------------------------------------------|----------------|----------|
| ADA4528-1ARMZ      | −40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]        | RM-8           | A2R      |
| ADA4528-1ARMZ-R7   | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]        | RM-8           | A2R      |
| ADA4528-1ARMZ-RL   | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]        | RM-8           | A2R      |
| ADA4528-1ACPZ-R2   | -40°C to +125°C   | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-12        | A2R      |
| ADA4528-1ACPZ-R7   | -40°C to +125°C   | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-12        | A2R      |
| ADA4528-1ACPZ-RL   | -40°C to +125°C   | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-12        | A2R      |
| ADA4528-2ARMZ      | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]        | RM-8           | A32      |
| ADA4528-2ARMZ-R7   | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]        | RM-8           | A32      |
| ADA4528-2ARMZ-RL   | -40°C to +125°C   | 8-Lead Mini Small Outline Package [MSOP]        | RM-8           | A32      |
| ADA4528-2ACPZ-R7   | -40°C to +125°C   | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-11        | A32      |
| ADA4528-2ACPZ-RL   | -40°C to +125°C   | 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-11        | A32      |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

# **NOTES**

Data Sheet ADA4528-1/ADA4528-2

# **NOTES**

**NOTES**