

## **General Description**

The DA7219 is an ultra low-power audio codec with Advanced Accessory Detection (AAD), which supports sample rates up to 96 kHz at 24-bit resolution. It contains a mono microphone to analog to digital converter (ADC) path, and a stereo digital to analog converter (DAC) to headphone (HP) path.

AAD supports the detection and identification of 3-pole (headphone) and 4-pole (headset) jacks, and allows the automatic pin order switching of MIC/GND on CTIA or OMTP headsets. It also supports automatic multiple button detection.

# **Key Features**

- Android Wired Headset v1.1 compliant
- High performance mono microphone to ADC record path with 90 dB SNR
  - ADC digital filters with Audio and Voice mode high-pass characteristics
  - Low-noise microphone bias regulator with programmable output
- High performance stereo DAC to headphone playback path with 100 dB SNR
  - DAC digital filters with Audio and Voice mode high-pass cutoff and 5-band equalizer
- Advanced Accessory Detect supports
  - □ 3-pole and 4-pole jack detection
  - □ MIC/GND polarity switching
  - Multiple button detection
  - □ Headphone impedance testing

- Microphone input with automatic level control
- Digital sidetone path with gain
- Digital tone generator
- System controller for simplified pop-free startup and shut-down
- Mixed sample rates of 24 kHz ADC, 48 kHz DAC supported from a single digital interface
- Sample rates of up to 96 kHz at 24-bit resolution
- Shut-down mode for very low current consumption during standby
- Phase locked loop with WCLK tracking to generate system clock
- 4-wire digital audio interface with support for I<sup>2</sup>S, TDM and other audio formats
- 2-wire I<sup>2</sup>C compatible interface with support for High Speed mode up to 3.4 MHz
- 4.5 mm x 1.6 mm WLCSP RouteEasy<sup>TM</sup> package for low cost PCB manufacture

# **Applications**

- Chromebooks
- Portable audio applications
- Tablets and eBooks
- All digital distributed systems

- Headphone accessories
- Remote controllers
- Gaming controllers



# **System Diagram**



Figure 1: DA7219 in a Digital Distributed System



# **Contents**

| Ge  | neral l | Description    | on                 | 1  |
|-----|---------|----------------|--------------------|----|
| Ke  | y Feat  | ures           |                    | 1  |
| Ap  | plicati | ons            |                    | 1  |
| Sys | stem [  | Diagram        |                    | 2  |
|     |         | _              |                    |    |
|     |         |                |                    |    |
| _   |         |                |                    |    |
| 1   |         |                | initions           |    |
| '   | 1.1     |                | ogy                |    |
| 2   |         |                |                    |    |
|     |         |                |                    |    |
| 3   |         | Ū              |                    |    |
| 4   |         |                |                    |    |
| 5   |         | -              | ns                 |    |
|     | 5.1     | •              | ne Pins            |    |
|     |         | 5.1.1          | MIC_P              |    |
|     |         | 5.1.2          | MIC_N              |    |
|     |         | 5.1.3          | MICBIAS            |    |
|     | 5.2     |                | y Detect Pins      |    |
|     |         | 5.2.1          | JACKDET            |    |
|     |         | 5.2.2          | SLEEVE             |    |
|     |         | 5.2.3          | RING2              |    |
|     |         | 5.2.4<br>5.2.5 | SLEEVE_SENSE       |    |
|     |         | 5.2.6          | MIC                |    |
|     | 5.3     |                | Input Pins         |    |
|     | 0.0     | 5.3.1          | MCLK               |    |
|     |         | 5.3.2          | SCL                |    |
|     |         | 5.3.3          | DATIN              |    |
|     | 5.4     | Interface      | Output Pins        | 17 |
|     |         | 5.4.1          | nIRQ               | 17 |
|     |         | 5.4.2          | DATOUT             | 17 |
|     | 5.5     | Interface      | Bidirectional Pins | 17 |
|     |         | 5.5.1          | SDA                | 17 |
|     |         | 5.5.2          | BCLK               | 17 |
|     |         | 5.5.3          | WCLK               | 17 |
|     | 5.6     | Headpho        | ne Output Pins     | 17 |
|     |         | 5.6.1          | HP_L               | 17 |
|     |         |                | HP_R               |    |
|     | 5.7     | •              | Pump Pins          |    |
|     |         |                | HPCSP              |    |
|     |         |                | HPCSN              |    |
|     |         |                | HPCFP              |    |
|     |         | 5.7.4          | HPCFN              | 18 |



|    | 5.8    | Referenc        | es                                             | 18 |
|----|--------|-----------------|------------------------------------------------|----|
|    |        | 5.8.1           | VMID                                           | 18 |
|    |        | 5.8.2           | DACREF                                         | 18 |
|    |        | 5.8.3           | VREF                                           | 18 |
|    | 5.9    | Supply P        | ins                                            | 18 |
|    |        | 5.9.1           | VDD                                            | 18 |
|    |        | 5.9.2           | VDD_IO                                         | 18 |
|    |        |                 | VDD_MIC                                        |    |
|    | 5.10   |                 | Pins                                           |    |
|    |        | 5.10.1          | GND                                            |    |
|    |        | 5.10.2          | GND_CP                                         |    |
|    |        | 5.10.3          | GND_HP                                         | 19 |
| 6  | Abso   | lute Maxi       | mum Ratings                                    | 20 |
| 7  | Reco   | mmended         | l Operating Conditions                         | 20 |
| 8  | Electi | rical Char      | acteristics                                    | 21 |
| 9  | Digita | ıl Interfac     | es                                             | 26 |
| 10 | Timin  | g Charac        | teristics                                      | 27 |
| 11 | Funct  | tional Des      | scription                                      | 29 |
|    |        |                 | perating Modes                                 |    |
|    |        | 11.1.1          | DEEP SLEEP                                     | 29 |
|    |        | 11.1.2          | SLEEP                                          | 29 |
|    |        | 11.1.3          | ON                                             | 29 |
|    | 11.2   | Input Pat       | hs                                             | 31 |
|    |        | 11.2.1          | Microphone Input                               | 31 |
|    |        | 11.2.2          | Analog to Digital Converter                    | 33 |
|    | 11.3   | Digital Er      | ngine                                          | 33 |
|    |        | 11.3.1          | Input Processing                               | 35 |
|    |        | 11.3.2          | Sidetone Processing                            | 37 |
|    |        | 11.3.3          | Tone Generator                                 | 37 |
|    |        | 11.3.4          | Digital Router                                 | 39 |
|    |        | 11.3.5          | System Control                                 |    |
|    |        |                 | Output Processing                              |    |
|    | 11.4   | •               | aths                                           |    |
|    |        | 11.4.1          | Digital to Analog Converter                    |    |
|    |        | 11.4.2          | Headphone Outputs                              |    |
|    |        | 11.4.3          | Charge Pump Control                            |    |
|    |        | 11.4.4          | Tracking the Demands on the Charge Pump Output |    |
|    | 11.5   |                 | d Accessory Detection                          |    |
|    |        |                 | Configuring Advanced Accessory Detection       |    |
|    |        | 11.5.2          | Detection of Jack Insertion or Removal         |    |
|    |        |                 | Three-Pole or Four-Pole Jack Insertion         |    |
|    |        | 11.5.4          | Jack Pin Order Detection with Four-Pole Jacks  |    |
|    |        |                 | Headphone Output and Line Output               |    |
|    | 44.0   | 11.5.6          | Detection of Buttons                           |    |
|    | 11.6   | Clocking 11.6.1 | MCLK Input                                     |    |
|    |        | 11.0.1          | WIOLK IIIPUL                                   | ეე |

4 of 128

© 2021 Renesas Electronics



|    |                            | 11.6.2                                    | Audio Reference Oscillator                          | 55                       |
|----|----------------------------|-------------------------------------------|-----------------------------------------------------|--------------------------|
|    |                            | 11.6.3                                    | PLL Bypass Mode                                     | 55                       |
|    |                            | 11.6.4                                    | PLL Normal Mode (DAI Master)                        | 56                       |
|    |                            | 11.6.5                                    | Example Calculation of the Feedback Divider Setting | 57                       |
|    |                            | 11.6.6                                    | PLL SRM Mode (DAI Slave)                            | 57                       |
|    | 11.7                       | Referen                                   | nce Generation                                      | 58                       |
|    |                            | 11.7.1                                    | Voltage References                                  | 58                       |
|    |                            | 11.7.2                                    | Bias Currents                                       | 58                       |
|    |                            | 11.7.3                                    | Voltage Levels                                      | 58                       |
|    | 11.8                       | I <sup>2</sup> C Con                      | trol Interface                                      | 58                       |
|    | 11.9                       | Digital A                                 | Audio Interface                                     | 62                       |
|    |                            | 11.9.1                                    | DAI Channels                                        | 63                       |
|    |                            | 11.9.2                                    | I <sup>2</sup> S Mode                               | 63                       |
|    |                            | 11.9.3                                    | Left Justified Mode                                 | 63                       |
|    |                            | 11.9.4                                    | Right Justified Mode                                | 63                       |
|    |                            | 11.9.5                                    | DSP Mode                                            | 64                       |
| 12 | Regis                      | ster Defi                                 | nitions                                             | 65                       |
| 13 | Pack                       | age Info                                  | rmation                                             | 117                      |
| 14 | Orde                       | ring Info                                 | rmation                                             | 118                      |
| Аp | pendi                      | x A Appl                                  | lications Information                               | 119                      |
| -  | A.1                        |                                           | nitialization                                       |                          |
|    | A.2                        | Automa                                    | tic ALC Calibration                                 | 119                      |
| Аp | pendi                      | x B Com                                   | ponents                                             | 120                      |
|    | B.1                        | Audio Ir                                  | nputs                                               | 120                      |
|    | B.2                        | Microph                                   | none Bias                                           | 121                      |
|    | B.3                        | Audio C                                   | Outputs                                             | 121                      |
|    | B.4                        | Headph                                    | one Charge Pump                                     | 122                      |
|    | B.5                        | Digital I                                 | nterfaces                                           | 123                      |
|    | B.6                        |                                           |                                                     |                          |
|    |                            | Referen                                   | nces                                                | 123                      |
|    | B.7                        |                                           | s                                                   |                          |
|    | B.7<br>B.8                 | Supplie                                   |                                                     | 124                      |
| Ар | B.8                        | Supplie:<br>Ground                        | s                                                   | 124<br>124               |
| Ар | B.8                        | Supplies<br>Ground<br>x C PCB             | s                                                   | 124<br>124<br><b>125</b> |
| Ар | B.8<br><b>pendi</b> :      | Supplies Ground  x C PCB Layout a         | S                                                   | 124<br>124<br><b>125</b> |
| Ар | B.8<br><b>pendi</b><br>C.1 | Supplies Ground  x C PCB Layout a General | Layout Guidelinesand Schematic Support              | 124<br>124<br>125<br>125 |



# **Figures**

| Figure 1: DA7219 in a Digital Distributed System                     |      |
|----------------------------------------------------------------------|------|
| Figure 2: DA7219 Block Diagram                                       |      |
| Figure 3: DA7219 Ballout Diagram                                     |      |
| Figure 4: I <sup>2</sup> C Bus Timing                                |      |
| Figure 5: Digital Audio Interface Timing Diagram                     |      |
| Figure 6: Analog Inputs Block Diagram                                | 31   |
| Figure 7: ECM Microphone Configurations                              |      |
| Figure 8: Digital Engine Block Diagram                               |      |
| Figure 9: Digital Filters Block Diagram                              |      |
| Figure 10: ALC Principle of Operation                                |      |
| Figure 11: Attack, Delay and Hold Parameters                         |      |
| Figure 12: DA7219 Digital Router                                     |      |
| Figure 13: Equalizer Filter Band 1 Frequency Response at FS = 48 kHz |      |
| Figure 14: Equalizer Filter Band 2 Frequency Response at FS = 48 kHz | . 42 |
| Figure 15: Equalizer Filter Band 3 Frequency Response at FS = 48 kHz |      |
| Figure 16: Equalizer Filter Band 4 Frequency Response at FS = 48 kHz |      |
| Figure 17: Equalizer Filter Band 5 Frequency Response at FS = 48 kHz | . 43 |
| Figure 18: Headphone Output Paths Showing the Two Amplifiers         |      |
| Figure 19: Jack Socket Variants                                      | . 47 |
| Figure 20: Signal Timing Diagram for the AAD Function                |      |
| Figure 21: Measuring the Impedance of a Button Press                 |      |
| Figure 22: Schematic of the I <sup>2</sup> C Control Interface Bus   |      |
| Figure 23: I <sup>2</sup> C START and STOP Conditions                |      |
| Figure 24: I <sup>2</sup> C Byte Write (SDA line)                    |      |
| Figure 25: Examples of the I <sup>2</sup> C Byte Read (SDA line)     |      |
| Figure 26: Examples of I <sup>2</sup> C Page Read (SDA line)         |      |
| Figure 27: I <sup>2</sup> C Page Write (SDA line)                    | . 61 |
| Figure 28: I <sup>2</sup> C Repeated Write (SDA line)                |      |
| Figure 29: Master Mode (dai_clk_en = 1)                              | . 62 |
| Figure 30: Slave Mode (dai_clk_en = 0)                               |      |
| Figure 31: I <sup>2</sup> S Mode                                     |      |
| Figure 32: Left Justified Mode                                       |      |
| Figure 33: Right Justified Mode                                      |      |
| Figure 34 DSP Mode                                                   |      |
| Figure 35: DA7219 Package Outline Drawing                            |      |
| Figure 36: MICBIAS Decoupling                                        |      |
| Figure 37: Recommended Headphone Layout                              |      |
| Figure 38: Charge Pump Decoupling                                    |      |
| Figure 39: Charge Pump Flying Capacitor                              |      |
| Figure 40: I <sup>2</sup> C Pull Ups                                 |      |
| Figure 41: Reference Capacitors                                      |      |
| Figure 42: Power Supply Decoupling                                   |      |
| Figure 43: DA7219 Example Layout                                     | 125  |



# **Tables**

| Table 1: Ball Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 14          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Table 2: Ball/Pin Type Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| Table 3: Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| Table 4: Recommended Operating Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |
| Table 5: Power Consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |
| Table 6: Microphone Bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |
| Table 7: Microphone Amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |
| Table 8: Input Mix Amplifier (mixinamp)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |
| Table 9: Mono Analog to Digital Converter (adc_mono)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22          |
| Table 10: Stereo Digital to Analog Converter (dac_stereo)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 22          |
| Table 11: Stereo Headphone Amplifier (audio_hpamp_stereo)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 22          |
| Table 12: Input Filters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |
| Table 13: DAC Filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 23          |
| Table 14: Automatic Level Control (ALC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 24          |
| Table 15: Advanced Accessory Detect (AAD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |
| Table 16: Reference Voltages                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| Table 17: PLL Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |
| Table 18: Bypass Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |
| Table 19: Tone Generator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |
| Table 20: Digital I/O Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |
| Table 21: I <sup>2</sup> C Control Bus (V <sub>DD_IO</sub> = 1.8 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 27          |
| Table 22: Digital Audio Interface Timing (I <sup>2</sup> S/DSP in Master/Slave Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |
| Table 23: System States, Configuration, and Current Consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Table 24: Microphone Bias Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |
| Table 25: First Microphone Amplifier Gain Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |
| Table 26: Input Mixer Gain Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |
| Table 27: Input HPF Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| Table 28: DTMF Tones Corresponding to the dtmf_reg Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |
| Table 29: Output HPF Settings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |
| Table 30: Output 5-Band Equalizer Center/Cutoff Frequencies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 40          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Table 31: Charge Pump Output Voltage Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
| Table 32: cp_thresh_vdd2 Settings in DAC Volume Mode (cp_mchange = 10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |
| Table 33: cp_thresh_vdd2 Settings in Signal Size Mode (cp_mchange = 11)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |
| Table 34: DA7219 Advanced Accessory Detection Feature Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |
| Table 35: Jack Detection Latency Timings Controlled by jack_detect_rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |
| Table 36: Debounce Settings for Jack Insertion Events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |
| Table 37: Debounce Settings for Jack Removal Events                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |
| Table 38: Resistance Threshold Settings for Three-Pole and Four-Pole Jack Determination 1981 (1981) and Four-Pole Ack Determination 1981 (1981) and Four-P |             |
| Table 39: Resistance Threshold Settings for Headphone and Lineout Determination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Table 40: Button Names and Functions in Android Devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |
| Table 41: Setting the Number of Measurements Used in Averaging                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| Table 42: Sample Rate Control Register and Corresponding System Clock Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Table 43: PLL Input Divider                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 56          |
| Table 44: Example PLL Configurations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |
| Table 45: IO Voltage Level Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 58          |
| Table 46: Device I <sup>2</sup> C Slave Addresses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| Table 47: Register map accdet_cad_00 page 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 65          |
| Table 48: ACCDET_STATUS_A (Page 0: 0x000000C0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| Table 49: ACCDET_STATUS_B (Page 0: 0x000000C1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| Table 50: ACCDET_IRQ_EVENT_A (Page 0: 0x000000C2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| Table 51: ACCDET_IRQ_EVENT_B (Page 0: 0x000000C3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |
| Table 52: ACCDET_IRQ_MASK_A (Page 0: 0x000000C4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 67          |
| Table 53: ACCDET_IRQ_MASK_B (Page 0: 0x000000C5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 68          |
| Table 54: ACCDET_CONFIG_1 (Page 0: 0x000000C6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 68          |
| Table 55: ACCDET_CONFIG_2 (Page 0: 0x000000C7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| Table 56: ACCDET_CONFIG_3 (Page 0: 0x000000C8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
| Table 57: ACCDET_CONFIG_4 (Page 0: 0x000000C9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 71          |
| Table 58: ACCDET_CONFIG_5 (Page 0: 0x000000CA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |
| Datasheet Revision 3.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 24-Dec-2021 |



| Table 59:  | ACCDET_CONFIG_6 (Page 0: 0x000000CB)                                                  | 72        |
|------------|---------------------------------------------------------------------------------------|-----------|
| Table 60:  | ACCDET_CONFIG_7 (Page 0: 0x000000CC)                                                  | 72        |
| Table 61:  | ACCDET_CONFIG_8 (Page 0: 0x000000CD)                                                  | 73        |
| Table 62:  | Register map adc_filters_cad_00 page 0                                                | 74        |
|            | ADC_FILTERS1 (Page 0: 0x00000038)                                                     |           |
|            | Register map alc_cad_00 page 0                                                        |           |
|            | ALC_CTRL1 (Page 0: 0x0000002F)                                                        |           |
|            | ALC_CTRL2 (Page 0: 0x0000009A)                                                        |           |
|            | ALC_CTRL3 (Page 0: 0x0000009B)                                                        |           |
|            | ALC_NOISE (Page 0: 0x0000009C)                                                        |           |
|            | ALC_TARGET_MIN (Page 0: 0x0000009D)                                                   |           |
|            | ALC_TARGET_MAX (Page 0: 0x0000009E)                                                   |           |
|            | ALC_GAIN_LIMITS (Page 0: 0x0000009F)                                                  |           |
|            | ALC_ANA_GAIN_LIMITS (Page 0: 0x000000A0)                                              |           |
| Table 73:  | ALC_ANTICLIP_CTRL (Page 0: 0x000000A1)                                                | 79        |
|            | ALC_ANTICLIP_LEVEL (Page 0: 0x000000A2)                                               |           |
|            | ALC_OFFSET_AUTO_M_L (Page 0: 0x000000A3)                                              |           |
|            | ALC_OFFSET_AUTO_U_L (Page 0: 0x0000000A4)                                             |           |
|            | Register map analogue_cad_00 page 0                                                   |           |
|            | MIC_1_GAIN_STATUS (Page 0: 0x00000006)                                                |           |
|            | MIXIN_L_GAIN_STATUS (Page 0: 0x00000008)                                              |           |
|            | ADC_L_GAIN_STATUS (Page 0: 0x0000000A)                                                |           |
|            | DAC_L_GAIN_STATUS (Page 0: 0x0000000C)                                                |           |
|            | DAC_R_GAIN_STATUS (Page 0: 0x0000000D)                                                |           |
|            | HP_R_GAIN_STATUS (Page 0: 0x0000000E)                                                 |           |
|            | MIC_1_SELECT (Page 0: 0x00000001)                                                     |           |
|            | REFERENCES (Page 0: 0x00000010)                                                       |           |
|            | MIXIN_L_SELECT (Page 0: 0x00000032)                                                   |           |
|            | MIXIN_L_GAIN (Page 0: 0x00000034)                                                     |           |
|            | ADC_L_GAIN (Page 0: 0x00000036)                                                       |           |
|            | MIC_1_GAIN (Page 0: 0x00000039)                                                       |           |
|            | DAC_L_GAIN (Page 0: 0x00000045)                                                       |           |
|            | DAC_R_GAIN (Page 0: 0x00000046)                                                       |           |
|            | HP_L_GAIN (Page 0: 0x00000048)                                                        |           |
| Table 94:  | HP_R_GAIN (Page 0: 0x00000049)                                                        | 87        |
| Table 95:  | MIXOUT_L_SELECT (Page 0: 0x0000004B)                                                  | 88        |
| Table 96:  | MIXOUT_R_SELECT (Page 0: 0x0000004C)                                                  | 88        |
|            | MICBIAS_CTRL (Page 0: 0x00000062)                                                     |           |
|            | MIC_1_CTRL (Page 0: 0x00000063)                                                       |           |
|            | MIXIN_L_CTRL (Page 0: 0x00000065)                                                     |           |
|            | : ADC_L_CTRL (Page 0: 0x00000067)                                                     |           |
|            | : DAC_L_CTRL (Page 0: 0x00000069)                                                     |           |
|            | : DAC_R_CTRL (Page 0: 0x0000006A)                                                     |           |
|            | : HP_L_CTRL (Page 0: 0x0000006B)                                                      |           |
|            | : HP_R_CTRL (Page 0: 0x0000006C)                                                      |           |
|            | : MIXOUT_L_CTRL (Page 0: 0x0000006E)                                                  |           |
|            | : MIXOUT_R_CTRL (Page 0: 0x0000006F)                                                  |           |
|            | : IO_CTRL (Page 0: 0x00000091)                                                        |           |
|            | : Register map charge_pump_cad_00 page 0                                              |           |
| Table 109  | : CP_CTRL (Page 0: 0x00000047)<br>: CP_VOL_THRESHOLD1 (Page 0: 0x00000095)            | ყა<br>იი  |
|            | : CP_VOL_THRESHOLDT (Page 0: 0x00000095)<br>: Register map cif_i2c_addr_cad_00 page 0 |           |
| Table 111  | : CIF_I2C_ADDR_CFG (Page 0: 0x0000001B)                                               | ჟა<br>01  |
| Table 112  | : Register map common1_cad_00 page 0                                                  | 34<br>01  |
| Table 113  | : CIF_TIMEOUT_CTRL (Page 0: 0x00000012)                                               | 94<br>Q/I |
|            | : CIF_CTRL (Page 0: 0x000000013)                                                      |           |
|            | : SR_24_48 (Page 0: 0x00000015)                                                       |           |
|            | : SR (Page 0: 0x00000017)                                                             |           |
| . 45.5 117 | - C. (, ago : 5,000000, , , , , , , , , , , , , , , ,                                 | -0        |



| Table | 118: GAIN_RAMP_CTRL (Page 0: 0x00000092)          | 96  |
|-------|---------------------------------------------------|-----|
|       | 119: PC_COUNT (Page 0: 0x00000094)                |     |
|       | 120: Register map common2_cad_00 page 0           |     |
|       | 121: CHĬP_ID1 (Page 0: 0x00000081)                |     |
|       | 122: CHIP_ID2 (Page 0: 0x00000082)                |     |
|       | 123: CHIP_REVISION (Page 0: 0x000000083)          |     |
|       | 124: Register map dac_filters_cad_00 page 0       |     |
|       | 125: DAC_FILTERS5 (Page 0: 0x000000040)           |     |
|       | 126: DAC_FILTERS2 (Page 0: 0x00000041)            |     |
|       | 127: DAC_FILTERS3 (Page 0: 0x00000042)            |     |
|       | 128: DAC_FILTERS4 (Page 0: 0x00000043)            |     |
|       | 129: DAC_FILTERS1 (Page 0: 0x00000044)            |     |
|       | 130: Register map dac_ng_cad_00 page 0            |     |
|       | 131: DAC_NG_SETUP_TIME (Page 0: 0x000000AF)       |     |
|       | 132: DAC_NG_OFF_THRESH (Page 0: 0x000000B0)       |     |
|       | 133: DAC_NG_ON_THRESH (Page 0: 0x000000B1)        |     |
|       | 134: DAC_NG_CTRL (Page 0: 0x000000B2)             |     |
|       | 135: Register map dai_cad_00 page 0               |     |
|       | 136: DAI_CLK_MODE (Page 0: 0x0000002B)            |     |
|       | 137: DAI_CTRL (Page 0: 0x0000002C)                |     |
|       | 138: DAI_TDM_CTRL (Page 0: 0x0000002D)            |     |
|       | 139: DAI_OFFSET_LOWER (Page 0: 0x00000030)        |     |
|       | 140: DAI_OFFSET_UPPER (Page 0: 0x00000031)        |     |
|       | 141: Register map pll_cad_00 page 0               |     |
|       | 142: PLL_CTRL (Page 0: 0x00000020)                |     |
|       | 143: PLL_FRAC_TOP (Page 0: 0x00000022)            |     |
|       | 144: PLL_FRAC_BOT (Page 0: 0x00000022)            |     |
|       | 145: PLL_INTEGER (Page 0: 0x00000024)             |     |
|       | 146: PLL_SRM_STS (Page 0: 0x00000025)             |     |
|       | 147: Register map router_cad_00 page 0            |     |
|       | 148: DIG_ROUTING_DAI (Page 0: 0x0000002A)         |     |
|       | 149: DIG_ROUTING_DAC (Page 0: 0x0000002A)         |     |
|       | 150: DIG_CTRL (Page 0: 0x000000099)               |     |
|       | 151: Register map sidetone_cad_00 page 0          |     |
|       | 152: SIDETONE_CTRL (Page 0: 0x0000003A)           |     |
|       | 153: SIDETONE_GAIN (Page 0: 0x0000003A)           |     |
|       | 154: DROUTING_ST_OUTFILT_1L (Page 0: 0x0000003C)  |     |
|       | 155: DROUTING_ST_OUTFILT_1E (Page 0: 0x0000003C)  |     |
|       | 156: Register map system_active_cad_00 page 0     |     |
|       | 157: SYSTEM_ACTIVE (Page 0: 0x000000FD)           |     |
|       | 158: Register map system_controller_cad_00 page 0 |     |
|       | 159: SYSTEM_MODES_INPUT (Page 0: 0x00000050)      |     |
|       | 160: SYSTEM_MODES_OUTPUT (Page 0: 0x00000030)     |     |
| Table | 161: SYSTEM_STATUS (Page 0: 0x000000051)          | 111 |
|       | 162: Register map tone_gen_cad_00 page 0          |     |
|       | 163: TONE_GEN_CFG1 (Page 0: 0x000000B4)           |     |
|       |                                                   |     |
|       | 164: TONE_GEN_CFG2 (Page 0: 0x000000B5)           |     |
| Table | 165: TONE_GEN_CYCLES (Page 0: 0x000000B6)         | 114 |
|       | 166: TONE_GEN_FREQ1_L (Page 0: 0x000000B7)        |     |
|       | 167: TONE_GEN_FREQ1_U (Page 0: 0x000000B8)        |     |
|       | 168: TONE_GEN_FREQ2_L (Page 0: 0x000000B9)        |     |
|       | 169: TONE_GEN_FREQ2_U (Page 0: 0x000000BA)        |     |
| rable | 170: TONE_GEN_ON_PER (Page 0: 0x000000BB)         | 115 |
|       | 171: TONE_GEN_OFF_PER (Page 0: 0x000000BC)        |     |
|       | 172: Ordering Information                         |     |
|       | 173: Audio Inputs                                 |     |
|       | 174: Microphone Bias                              |     |
|       | 175: Headset                                      |     |
| ıable | 176: Headphone Charge Pump                        | 122 |

# **DA7219**



| Table | 177: Digital Interfaces – I <sup>2</sup> C | 123 |
|-------|--------------------------------------------|-----|
| Table | 178: Digital Interfaces - I <sup>2</sup> S | 123 |
| Table | 179: References                            | 123 |
| Table | 180: Power Supplies                        | 124 |
| Table | 181: Ground                                | 124 |
| Table | 182: Recommended Capacitor Values          | 126 |



### 1 Terms and Definitions

AAD Advanced Accessory Detect
ADC Analog to Digital Converter
ALC Automatic Level Control

CMRR Common Mode Rejection Ratio

CTIA Cellular Telecommunications Industry Association,

(now known as 'The Wireless Association')

DAC Digital to Analog Converter
DAI Digital Audio Interface
DMIC Digital Microphone

DTMF Dual Tone Multi Frequency

EQ Equalizer
FS Sample Rate
HP Headphones
HPF High-Pass Filter

I<sup>2</sup>C Inter-Integrated Circuit Interface I<sup>2</sup>S Inter-Integrated Circuit Sound

LDO Low Dropout Regulator

MCLK Master Clock

OMTP Open Mobile Terminals Platform

PC Program Counter

PGA Programmable Gain Amplifier

PLL Phase Locked Loop

PSRR Power Supply Rejection Ratio

SC System Controller

SDM Sigma Delta Modulator

SNR Signal to Noise Ratio

SRM Sample Rate Matching

SWG Sine Wave Generator

TDM Time Division Multiplexing

THD+N Total Harmonic Distortion plus Noise

VCO Voltage-Controlled Oscillator

WCLK Word Clock



## 1.1 Terminology

#### Crosstalk (dB)

The level difference between the active path output and the idle path measured signal level, at the test signal frequency. The active path is configured and supplied with an input signal capable of driving a full scale output, with the signal measured at the output of the specified idle path.

#### **Mute Attenuation**

The difference in level between the full scale output signal and the output with mute applied.

#### Channel Separation (dB) [left-to-right and right-to-left]

The difference in level between the active channel (driven to maximum full scale output) and the signal level measured in the idle channel at the test signal frequency. The active channel is configured and supplied with an input signal capable of driving a full scale output, with the signal measured at the output of the associated idle channel.

#### **PSRR**

The ratio of a given power supply change relative to the output signal that results from it. PSRR is measured under quiescent signal path conditions.

#### **SNR**

The difference in level between the maximum full scale output signal and the output with no input signal applied.

#### THD+N

The level of the rms value of the sum of harmonic distortion products plus noise in the specified bandwidth relative to the amplitude of the measured output signal.

All performance measurements carried out with 20 kHz low pass filter, and where noted an A-weighted filter. Failure to use such a filter will result in higher THD and lower SNR readings than are found in the Electrical Characteristics. The low-pass filter removes out of band noise; although it is not audible it may affect dynamic specification values.

#### 2 References

[1] Android Wired Audio Headset Specification (v1.1) (https://source.android.com/accessories/headset/specification.html)



# 3 Block Diagram



Figure 2: DA7219 Block Diagram



# 4 Ballout



Figure 3: DA7219 Ballout Diagram

**Table 1: Ball Description** 

| Ball<br>No.       | Ball/Pin Name    | Type<br>(Table 2) | Description                                  |  |  |
|-------------------|------------------|-------------------|----------------------------------------------|--|--|
| Microph           | one Inputs       |                   |                                              |  |  |
| B16               | MIC_P            | Al                | Differential analog microphone 1 input (Pos) |  |  |
| A15               | MIC_N            | Al                | Differential analog microphone 1 input (Neg) |  |  |
| B14               | MICBIAS          | AO                | Microphone bias output                       |  |  |
| Accesso           | Accessory Detect |                   |                                              |  |  |
| D16               | JACKDET          | DI                | Jack Detect Input from socket                |  |  |
| A11               | SLEEVE           | AIO               | Socket Sleeve (configured as MIC or GND)     |  |  |
| C13               | RING2            | AIO               | Socket Ring 2 (configured as GND or MIC)     |  |  |
| B6                | SLEEVE_SENSE     | AIO               | Socket Sleeve (Sense)                        |  |  |
| B4                | RING2_SENSE      | AIO               | Socket Ring 2 (Sense)                        |  |  |
| C15               | MIC              | AIO               | Microphone DC input                          |  |  |
| Headphone Outputs |                  |                   |                                              |  |  |
| А3                | HP_L             | AO                | Single-ended headphone output (Left)         |  |  |
| A5                | HP_R             | AO                | Single-ended headphone output (Right)        |  |  |
| Charge F          | Pump             |                   |                                              |  |  |
| A1                | HPCSP            | AIO               | Charge pump reservoir capacitor (Positive)   |  |  |
| C1                | HPCSN            | AIO               | Charge pump reservoir capacitor (Negative)   |  |  |
| D2                | HPCFP            | AIO               | Charge pump flying capacitor (Positive)      |  |  |
| C3                | HPCFN            | AIO               | Charge pump flying capacitor (Negative)      |  |  |
| Digital In        | terface          |                   |                                              |  |  |
| D14               | SDA              | DIOD              | I <sup>2</sup> C bidirectional data          |  |  |
| D12               | SCL              | DI                | I <sup>2</sup> C clock                       |  |  |



| Ball<br>No. | Ball/Pin Name | Type<br>(Table 2) | Description                              |  |
|-------------|---------------|-------------------|------------------------------------------|--|
| D10         | nIRQ          | DIOD              | Interrupt output (open drain active low) |  |
| C7          | DATIN         | DIO               | DAI data input to DA7219                 |  |
| C9          | DATOUT        | DIO               | DAI data output from DA7219              |  |
| D6          | BCLK          | DIO               | DAI bit clock                            |  |
| D8          | WCLK          | DIO               | DAI word clock                           |  |
| C11         | MCLK          | DI                | Master clock input                       |  |
| Reference   | es            |                   |                                          |  |
| B8          | DACREF        | AIO               | DAC reference decoupling capacitor       |  |
| A9          | VMID          | AIO               | Mid-rail reference decoupling capacitor  |  |
| A7          | VREF          | AIO               | Bandgap reference decoupling capacitor   |  |
| Supplies    |               |                   |                                          |  |
| C5          | VDD           | Al                | Main analog and digital supply           |  |
| A13         | VDD_MIC       | Al                | Supply for MICBIAS LDO                   |  |
| D4          | VDD_IO        | Al                | Supply for digital interfaces            |  |
| Grounds     |               |                   |                                          |  |
| B2          | GND_CP        | Al                | Ground                                   |  |
| B10         | GND           | Al                | Ground                                   |  |
| B12         | GND_HP        | Al                | Ground                                   |  |

# **Table 2: Ball/Pin Type Definition**

| Ball/Pin<br>Type | Description                     | Ball/Pin<br>Type | Description         |
|------------------|---------------------------------|------------------|---------------------|
| DI               | Digital Input                   | Al               | Analog Input        |
| DIO              | Digital Input/Output            | AO               | Analog Output       |
| DIOD             | Digital Input/Output open Drain | AIO              | Analog Input/Output |



## 5 Pin Descriptions

#### 5.1 Microphone Pins

#### 5.1.1 MIC P

MIC\_P is the positive differential input for the analog microphone channel. It can be used as a single-ended input if MIC\_N is grounded (see

Figure 7).

#### 5.1.2 MIC N

MIC\_N is the negative differential input for the analog microphone channel. It should be grounded when using a single-ended analog microphone configuration.

## 5.1.3 MICBIAS

MICBIAS is the internally generated microphone supply. This must be decoupled with a 1  $\mu$ F capacitor.

### 5.2 Accessory Detect Pins

#### 5.2.1 JACKDET

JACKDET is used to signal to the device when the Jack is fully inserted into the 3.5 mm jack (or alternative) socket.

The JACKDET pin is designed to be pulled either HIGH or LOW on the insertion of the jack. If using an HPLDET type headset socket additional external circuitry is required.

If not required it should be left unconnected.

#### **5.2.2 SLEEVE**

Sleeve is tested during the sense stage and then configured as either the headset microphone input or the headset ground connection.

#### 5.2.3 RING2

RING2 is tested during the sense stage and then configured as either the headset microphone input or the headset ground connection.

#### 5.2.4 SLEEVE SENSE

SLEEVE sense line to guarantee accuracy over distance, cables and connectors.

### 5.2.5 RING2 SENSE

RING2 sense line to guarantee accuracy over distance, cables and connectors.

#### 5.2.6 MIC

MIC is the DC input for the analog accessory detect.

### 5.3 Interface Input Pins

#### 5.3.1 MCLK

MCLK is the master clock input pin. It is used as the main system clock either directly or via the PLL.



#### 5.3.2 SCL

SCL is the Control Interface (I<sup>2</sup>C) clock input and is used in conjunction with SDA to control the device.

#### 5.3.3 **DATIN**

DATIN is the data input pin which forms part of the Digital Audio Interface (DAI). It is used to present audio playback data to the device.

### 5.4 Interface Output Pins

#### 5.4.1 nIRQ

nIRQ is the open drain active-low interrupt output to alert the host to either an accessory or a level detect event.

#### **5.4.2 DATOUT**

DATOUT is the data output pin which forms part of the DAI. It is used to present audio record data to the host.

#### 5.5 Interface Bidirectional Pins

#### 5.5.1 SDA

SDA is the Control Interface (I<sup>2</sup>C) data input/output and is used in conjunction with SCL to control the device.

#### 5.5.2 BCLK

BCLK is the bit clock input/output pin which forms part of the DAI. It is used to clock audio data bits into or out from the device or both.

#### 5.5.3 WCLK

WCLK is the word clock input/output pin which forms part of the DAI. It is used to indicate whether the data bits belong to the left or right audio channel.

### 5.6 Headphone Output Pins

#### 5.6.1 HP L

HP\_L is the left-channel single-ended headphone output. It is ground-centered so the headphone speaker can be connected directly between HP\_L and ground.

#### 5.6.2 HP R

HP\_R is the right-channel single-ended headphone output. It is ground-centered so the headphone speaker can be connected directly between HP\_R and ground.

# 5.7 Charge Pump Pins

#### 5.7.1 HPCSP

HPCSP is the positive output from the headphone charge pump. It should be connected to GND\_CP via a reservoir capacitor.



### 5.7.2 **HPCSN**

HPCSN is the negative output from the headphone charge pump. It must be connected to GND\_CP via a reservoir capacitor.

#### 5.7.3 HPCFP

HPCFP is one of the flying capacitor connections required by the headphone charge pump. It must be connected to HPCFN via a capacitor.

#### 5.7.4 HPCFN

HPCFN is one of the flying capacitor connections required by the headphone charge pump. It must be connected to HPCFP via a capacitor.

#### 5.8 References

#### 5.8.1 **VMID**

VMID is the mid-rail reference decoupling capacitor connection.

#### **5.8.2 DACREF**

DACREF is the DAC reference decoupling capacitor connection.

## 5.8.3 **VREF**

VREF is the bandgap reference decoupling capacitor connection.

#### 5.9 Supply Pins

#### 5.9.1 VDD

VDD is main analog supply pin. It supplies all the analog circuits except the MICBIAS output and the HPAMP outputs.

#### 5.9.2 **VDD\_IO**

VDD\_IO is the supply pin for the digital input/output signals. VDD\_IO must be greater than or equal to VDD during device operation.

#### 5.9.3 VDD MIC

VDD\_MIC is the supply pin for the MICBIAS. VDD\_MIC must be greater than or equal to VDD during device operation.

#### 5.10 Ground Pins

#### 5.10.1 GND

GND is the main analog ground pin. It is the ground connection for all analog circuits with the exception of the charge pump.

#### 5.10.2 GND CP

GND\_CP is the ground pin for the charge pump and the digital engine.



## 5.10.3 **GND\_HP**

GND\_HP is the ground point for the headset. When a headset is connected this pin is automatically connected internally to either RING2 or SLEEVE.



# **6 Absolute Maximum Ratings**

**Table 3: Absolute Maximum Ratings** 

| Parameter                               | Description                                                                   | Conditions (Note 1)        | Min  | Max                       | Unit |
|-----------------------------------------|-------------------------------------------------------------------------------|----------------------------|------|---------------------------|------|
| T <sub>STG</sub>                        | Storage temperature                                                           |                            | -65  | +165                      | °C   |
| Ta                                      | Operating temperature                                                         |                            | -40  | +85                       | °C   |
| $V_{DD\_LIM}$                           | Main supply voltage                                                           |                            | -0.3 | +2.75                     | V    |
| Vvdd_io                                 | Digital IO supply voltage                                                     |                            | -0.3 | +5.5                      | V    |
| V <sub>DD_MIC</sub>                     | Microphone bias supply voltage                                                |                            | -0.3 | +5.5                      | V    |
| V <sub>DDIO</sub>                       | Digital IO pins: SDA, SCL,<br>BCLK, WCLK, DATIN,<br>DATOUT, MCLK              |                            | -0.3 | V <sub>DD_IO</sub> + 0.3  | V    |
| VJACKDET                                | Accessory detect pins:<br>JACKDET                                             |                            | -0.3 | V <sub>DD</sub> + 0.3     | V    |
| VACCDET                                 | Accessory detect pins:<br>RING2, SLEEVE, MIC,<br>RING2_SENSE,<br>SLEEVE_SENSE |                            | -0.3 | V <sub>DD_MIC</sub> + 0.3 | V    |
| V <sub>MIC_P</sub> , V <sub>MIC_N</sub> | Analog input pins MIC_P and MIC_N                                             |                            | -0.3 | V <sub>DD</sub> + 0.3     | V    |
| Vesd_HBM                                | ESD susceptibility                                                            | Human body<br>model (HBM)  | 2000 |                           | V    |
| V <sub>ESD_CDM</sub>                    | ESD susceptibility                                                            | Charged device model (CDM) | 500  |                           | V    |

Note 1 Stresses beyond those listed under 'Absolute Maximum Ratings' may cause permanent damage to the device. These are stress ratings only, so functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **7** Recommended Operating Conditions

**Table 4: Recommended Operating Conditions** 

| Parameter           | Description                    | Conditions | Min | Тур | Max | Unit |
|---------------------|--------------------------------|------------|-----|-----|-----|------|
| Ta                  | Operating temperature          |            | -25 |     | 85  | °C   |
| $V_{DD}$            | Main supply voltage            |            | 1.7 |     | 2.5 | V    |
| V <sub>DD_IO</sub>  | Digital IO supply voltage      | (Note 1)   | VDD |     | 3.6 | V    |
| V <sub>DD_MIC</sub> | Microphone bias supply voltage | (Note 1)   | VDD |     | 3.6 | ٧    |

Note 1  $V_{DD\_IO}$  and  $V_{DD\_MIC}$  must be greater than or equal to  $V_{DD}$ .



## 8 Electrical Characteristics

Unless otherwise stated, test conditions are as follows:  $V_{DD} = V_{DD\_IO} = 1.8 \text{ V}$ ,  $V_{DD\_MIC} = 3.3 \text{ V}$ , MCLK = 12.288 MHz, SR = 48 kHz, PLL = Bypass mode,  $T_a = 25$  °C.

**Table 5: Power Consumption** 

| Description                                                           | Conditions                                                          | Min | Тур  | Max | Unit |
|-----------------------------------------------------------------------|---------------------------------------------------------------------|-----|------|-----|------|
| DEEP SLEEP mode                                                       |                                                                     |     | 4    | 10  | μΑ   |
| SLEEP mode                                                            | AAD on without button detection                                     |     | 185  |     | μΑ   |
| Digital playback to headphone, no load                                | DAC to HP_L/R, quiescent                                            |     | 3.4  |     | mW   |
| Digital playback to headphone, with load                              | DAC to HP_L/R, 16 Ω load, 0.1 mW at 0 dBFS                          |     | 7.5  |     | mW   |
| Microphone stereo record                                              | MIC P/N to ADCL/R                                                   |     | 2.75 |     | mW   |
| Microphone stereo record and digital playback to headphone, no load   | MIC P/N to ADCL/R and DACL/R to HP_L/R, quiescent                   |     | 4.8  |     | mW   |
| Microphone stereo record and digital playback to headphone, with load | MIC P/N to ADCL/R and DACL/R to HP_L/R, 16 Ω load, 0.1 mW at 0 dBFS |     | 8.9  |     | mW   |

## **Table 6: Microphone Bias**

| Parameter         | Description            | Conditions                                                   | Min | Тур | Max | Unit              |
|-------------------|------------------------|--------------------------------------------------------------|-----|-----|-----|-------------------|
| VMICBIAS          | Output voltage         | No load, V <sub>DD_MIC</sub> > V <sub>MICBIAS</sub> + 200 mV | 1.6 |     | 2.9 | V                 |
|                   |                        | Level programmable using micbias1_level                      |     |     |     |                   |
| I <sub>BIAS</sub> | Output current         | Output voltage droop < 50 mV                                 |     | 2   |     | mA                |
| PSRR              | Power supply rejection | 20 Hz to 2 kHz                                               | 70  |     |     | dB                |
|                   | ratio                  | 2 kHz to 20 kHz                                              | 50  |     |     |                   |
| V <sub>NO</sub>   | Output voltage noise   | V <sub>MICBIAS</sub> ≤ 2.2 V                                 |     | 5   |     | μV <sub>RMS</sub> |

**Table 7: Microphone Amplifier** 

| Parameter | Description                  | Conditions                                                            | Min      | Тур                                        | Max | Unit              |
|-----------|------------------------------|-----------------------------------------------------------------------|----------|--------------------------------------------|-----|-------------------|
|           | Full-scale input signal      | 0 dB, singled-ended<br>0 dB gain, differential                        |          | 0.8*V <sub>DD</sub><br>1.6*V <sub>DD</sub> |     | V <sub>PP</sub>   |
|           | Input resistance             |                                                                       | 12       | 15                                         | 18  | kΩ                |
|           | Programmable gain            |                                                                       | -6       |                                            | 36  | dB                |
|           | Gain step size               |                                                                       |          | 6                                          |     | dB                |
|           | Absolute gain accuracy       | 0 dB @ 1 kHz                                                          | -1.0     |                                            | 1.0 | dB                |
|           | Gain step error              | 20 Hz to 20 kHz                                                       | -0.1     |                                            | 0.1 | dB                |
| VNI       | Input noise level            | Inputs connected to GND,<br>24 dB gain, input-referred,<br>A-weighted |          | 5                                          |     | µV <sub>RMS</sub> |
|           | Amplitude ripple             | 20 Hz to 20 kHz                                                       | -0.5     |                                            | 0.5 | dB                |
| PSRR      | Power supply rejection ratio | 20 Hz to 2 kHz<br>2 kHz to 20 kHz                                     | 90<br>70 |                                            |     | dB                |



| Parameter | Description                 | Conditions | Min | Тур | Max | Unit |
|-----------|-----------------------------|------------|-----|-----|-----|------|
| CMRR      | Common mode rejection ratio |            |     | 70  |     | dB   |

## **Table 8: Input Mix Amplifier (mixinamp)**

| Parameter | Description            | Conditions      | Min  | Тур | Max  | Unit |
|-----------|------------------------|-----------------|------|-----|------|------|
|           | Programmable gain      |                 | -4.5 |     | +18  | dB   |
|           | Gain step size         |                 |      | 1.5 |      | dB   |
|           | Absolute gain accuracy | 0 dB @ 1 kHz    | -1.0 |     | +1.0 | dB   |
|           | Gain step error        | 20 Hz to 20 kHz | -0.1 |     | +0.1 | dB   |
|           | Amplitude ripple       | 20 Hz to 20 kHz | -0.5 |     | +0.5 | dB   |

## Table 9: Mono Analog to Digital Converter (adc\_mono)

| Parameter        | Description                          | Conditions                        | Min      | Тур                 | Max | Unit     |
|------------------|--------------------------------------|-----------------------------------|----------|---------------------|-----|----------|
| V <sub>MAX</sub> | Full-scale input signal              | 0 dBFS digital output level       |          | 1.6*V <sub>DD</sub> |     | $V_{PP}$ |
| SNR              | Signal to noise ratio                | A-weighted                        |          | 90                  |     | dB       |
| THD+N            | Total harmonic distortion plus noise | -1 dBFS analog input level        |          | -85                 |     | dB       |
| PSRR             | Power supply rejection ratio         | 20 Hz to 2 kHz<br>2 kHz to 20 kHz | 70<br>50 |                     |     | dB       |

## Table 10: Stereo Digital to Analog Converter (dac\_stereo)

| Parameter        | Description                          | Conditions                        | Min      | Тур                 | Max | Unit     |
|------------------|--------------------------------------|-----------------------------------|----------|---------------------|-----|----------|
| V <sub>MAX</sub> | Full-scale output signal             | 0 dBFS digital input level        |          | 1.6*V <sub>DD</sub> |     | $V_{PP}$ |
| SNR              | Signal to Noise Ratio                | A-weighted                        |          | 100                 |     | dB       |
| THD+N            | Total harmonic distortion plus noise | -1 dBFS digital input level       |          | -90                 |     | dB       |
| PSRR             | Power supply rejection ratio         | 20 Hz to 2 kHz<br>2 kHz to 20 kHz | 70<br>50 |                     |     | dB       |

## Table 11: Stereo Headphone Amplifier (audio\_hpamp\_stereo)

| Parameter             | Description                      | Conditions                                                              | Min  | Тур                 | Max  | Unit              |
|-----------------------|----------------------------------|-------------------------------------------------------------------------|------|---------------------|------|-------------------|
| V <sub>MAX</sub>      | Full-scale output signal         | No load                                                                 |      | 1.6*V <sub>DD</sub> |      | $V_{PP}$          |
|                       | DC output offset                 | −30 dB gain                                                             |      | 250                 |      | μV                |
|                       | Maximum output power per channel | V <sub>DD</sub> = 1.8 V, THD < 0.1%,<br>R <sub>LOAD</sub> = 16 Ω, 1 kHz |      | 30                  |      | mW <sub>RMS</sub> |
|                       | Maximum output power per channel | V <sub>DD</sub> = 2.5 V, THD < 0.1%,<br>R <sub>LOAD</sub> = 16 Ω, 1 kHz |      | 70                  |      | mW <sub>RMS</sub> |
|                       | Load resistance                  |                                                                         | 13   | 16                  |      | Ω                 |
|                       | Load capacitance                 |                                                                         |      |                     | 500  | pF                |
|                       | Load inductance                  |                                                                         |      |                     | 400  | μH                |
| Frequency<br>Response | 20 Hz to 20 kHz                  |                                                                         | -0.5 |                     | +0.5 | dB                |
| SNR                   | Signal to Noise Ratio            | V <sub>DD</sub> = 1.8 V, 0 dB gain                                      |      | 98                  |      | dB                |



| Parameter       | Description                          | Conditions                                                                         | Min      | Тур | Max | Unit              |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------|----------|-----|-----|-------------------|
|                 |                                      | V <sub>DD</sub> = 2.5 V, 0 dB gain                                                 |          | 100 |     | dB                |
| V <sub>NO</sub> | Output noise level                   | 20 Hz to 20 kHz,<br><20 dB gain                                                    |          |     | 2.5 | μV <sub>RMS</sub> |
| THD+N           | Total harmonic distortion plus noise | $V_{DD} = 1.8 \text{ V},$ $R_{LOAD} = 16 \Omega, \text{ -5 dBFS},$ $1 \text{ kHz}$ |          | -85 |     | dB                |
|                 | Channel separation                   | V <sub>DD</sub> = 1.8 V, R <sub>LOAD</sub> = 32 Ω, 1 kHz                           |          | 90  |     | dB                |
|                 | Programmable gain                    |                                                                                    | -57      |     | 6   | dB                |
|                 | Gain step size                       |                                                                                    |          | 1.0 |     | dB                |
|                 | Absolute gain accuracy               | 0 dB @ 1 kHz                                                                       | -0.8     |     | 0.8 | dB                |
|                 | Left/right gain mismatch             | 20 Hz to 20 kHz                                                                    | -0.1     |     | 0.1 | dB                |
|                 | Gain step error                      | 20 Hz to 20 kHz                                                                    | -0.1     |     | 0.1 | dB                |
|                 | Amplitude ripple                     | 20 Hz to 20 kHz                                                                    | -0.5     |     | 0.5 | dB                |
|                 | Mute attenuation                     |                                                                                    |          | -70 |     | dB                |
| PSRR            | Power supply rejection ratio         | 20 Hz to 2 kHz<br>2 kHz to 20 kHz                                                  | 70<br>50 |     |     | dB                |

## **Table 12: Input Filters**

| Parameter | Description            | Conditions                                    | Min      | Тур                     | Max            | Unit |
|-----------|------------------------|-----------------------------------------------|----------|-------------------------|----------------|------|
| BPASS     | Pass band              |                                               |          |                         | 0.45*FS        | Hz   |
|           | Pass band ripple       | Voice mode<br>Music mode                      |          |                         | ±0.3<br>±0.1   | dB   |
| BSTOP     | Stop band              | FS ≤ 48 kHz<br>FS = 88.2 kHz or 96 kHz        | 0.56*FS  |                         | 7*FS<br>3.5*FS | Hz   |
|           | Stop band attenuation  | Voice mode<br>Music mode                      | 70<br>55 |                         |                | dB   |
|           | Group delay            | Voice mode Music mode FS = 88.2 kHz or 96 kHz |          | 4.3/FS<br>18/FS<br>9/FS |                | S    |
|           | Digital gain           |                                               | -83.25   |                         | 12             | dB   |
|           | Digital gain step size |                                               |          | 0.75                    |                | dB   |

## Table 13: DAC Filter

| Parameter | Description           | Conditions                             | Min      | Тур    | Max            | Unit |
|-----------|-----------------------|----------------------------------------|----------|--------|----------------|------|
| BPASS     | Pass band             |                                        |          |        | 0.45*FS        | Hz   |
|           | Pass band ripple      | Voice mode<br>Music mode               |          |        | ±0.3<br>±0.1   | dB   |
| BSTOP     | Stop band             | FS ≤ 48 kHz<br>FS = 88.2 kHz or 96 kHz | 0.56*FS  |        | 7*FS<br>3.5*FS | Hz   |
|           | Stop band attenuation | Voice mode<br>Music mode               | 70<br>55 |        |                | dB   |
|           | Group delay           | Voice mode                             |          | 4.3/FS |                | S    |



| Parameter | Description                             | Conditions              | Min    | Тур   | Max | Unit |
|-----------|-----------------------------------------|-------------------------|--------|-------|-----|------|
|           |                                         | Music mode              |        | 18/FS |     |      |
|           |                                         | FS = 88.2 kHz or 96 kHz |        | 9/FS  |     |      |
|           | Group delay variation                   | 20 Hz to 20 kHz         |        |       | 1   | μs   |
|           | Left/right channel group delay mismatch |                         |        |       | 2   | μs   |
|           | Digital gain range                      |                         | -71.25 |       | 18  | dB   |
|           | Digital gain step size                  |                         |        | 0.75  |     | dB   |

## **Table 14: Automatic Level Control (ALC)**

| Parameter | Description                 | Conditions  | Min   | Тур | Max   | Unit |
|-----------|-----------------------------|-------------|-------|-----|-------|------|
|           | Attack rate                 | FS = 48 kHz | 1.6   |     | 6500  | dB/s |
|           | Release rate                | FS = 48 kHz | 1.6   |     | 1675  | dB/s |
|           | Hold time                   | FS = 48 kHz | 1.3   |     | 42300 | ms   |
|           | Maximum threshold           |             | -94.5 |     | 0     | dBFS |
|           | Minimum threshold           |             | -94.5 |     | 0     | dBFS |
|           | Noise threshold             |             | -94.5 |     | 0     | dBFS |
|           | Threshold step size         |             |       | 1.5 |       | dB   |
|           | Maximum overall gain        |             | 0     |     | 90    | dB   |
|           | Maximum overall attenuation |             | 0     |     | 90    | dB   |
|           | Maximum analog gain         |             | 0     |     | 36    | dB   |
|           | Minimum analog gain         |             | 0     |     | 36    | dB   |
|           | Gain step size              |             |       | 1.5 |       | dB   |

## **Table 15: Advanced Accessory Detect (AAD)**

| Parameter | Description                     | Conditions | Min | Тур | Max | Unit |
|-----------|---------------------------------|------------|-----|-----|-----|------|
|           | Ring2 ground switch resistance  |            |     |     | 50  | mΩ   |
|           | Sleeve ground switch resistance |            |     |     | 50  | mΩ   |

## **Table 16: Reference Voltages**

| Parameter        | Description                | Conditions | Min | Тур                  | Max | Unit |
|------------------|----------------------------|------------|-----|----------------------|-----|------|
| V <sub>REF</sub> | Bandgap voltage reference  |            |     | 1.2                  |     | >    |
| DACREF           | DAC reference              |            |     | 0.9*V <sub>DD</sub>  |     | V    |
| V <sub>MID</sub> | Mid-rail voltage reference |            |     | 0.45*V <sub>DD</sub> |     | V    |
|                  | Charge pump positive       | VDD mode   |     | 1.8                  |     | V    |
|                  | voltage                    | VDD/2 mode |     | 0.9                  |     | V    |
|                  | Charge pump negative       | VDD mode   |     | -1.8                 |     | V    |
|                  | voltage                    | VDD/2 mode |     | -0.9                 |     | V    |



Table 17: PLL Mode

| Description          | Conditions                                 | Min | Тур | Max | Unit  |
|----------------------|--------------------------------------------|-----|-----|-----|-------|
| MCLK input jitter    | Absolute jitter (rms) Note 1               |     |     | 540 | ps    |
| MCLK input frequency | Normal mode                                | 2   |     | 54  | MHz   |
| SRM tracking range   | DAI slave mode<br>WCLK frequency variation | -4  |     | 4   | %     |
| SRM tracking rate    | DAI slave mode<br>WCLK drift rate          |     |     | 54  | ppm/s |

Note 1 Jitter in the 100 Hz to 40 kHz band

## Table 18: Bypass Mode

| Description          | Conditions                                                                                       | Min | Тур               | Max | Unit |
|----------------------|--------------------------------------------------------------------------------------------------|-----|-------------------|-----|------|
| MCLK input jitter    | Absolute jitter (rms) Note 1                                                                     |     |                   | 540 | ps   |
| MCLK input frequency | F <sub>S</sub> = 11.025, 22.05, 44.1, 88.2 kHz<br>F <sub>S</sub> = 8, 12, 16, 24, 32, 48, 96 kHz |     | 11.2896<br>12.288 |     | MHz  |

Note 1 Jitter in the 100 Hz to 40 kHz band

## **Table 19: Tone Generator**

| Description                | Conditions                                     | Min | Тур         | Max   | Unit   |
|----------------------------|------------------------------------------------|-----|-------------|-------|--------|
| Single-tone frequency      | F <sub>S</sub> = 8, 12, 16, 24, 32, 48, 96 kHz | 1   |             | 12000 | Hz     |
|                            | Fs = 11.025, 22.05, 44.1, 88.2 kHz             | 1   |             | 11025 |        |
| Single-tone frequency step | Fs = 8, 12, 16, 24, 32, 48, 96 kHz             |     | 0.18        |       | Hz     |
|                            | F <sub>S</sub> = 11.025, 22.05, 44.1, 88.2 kHz |     | 0.17        |       |        |
| Dual-tone modulation       |                                                |     | 697         |       | Hz     |
| frequency A                |                                                |     | 770         |       |        |
|                            |                                                |     | 852         |       |        |
|                            |                                                |     | 941         |       |        |
| Dual-tone modulation       |                                                |     | 1209        |       | Hz     |
| frequency B                |                                                |     | 1336        |       |        |
|                            |                                                |     | 1477        |       |        |
|                            |                                                |     | 1633        |       |        |
| Output programmable gain   | Programmable via tone_gen_gain                 | -45 |             | 0     | dBFS   |
| On/off pulse duration      |                                                | 10  |             | 2000  | ms     |
| On/off pulse step size     | 10 ms to 200 ms duration                       |     | 10          |       | ms     |
|                            | 200 ms to 2000 ms duration                     |     | 50          |       |        |
| On/off pulse repeat        | Programmable                                   |     | 1, 2, 3, 4, |       | Cycles |
|                            | Continuous                                     |     | 5, 6 ∞      |       |        |



# 9 Digital Interfaces

## Table 20: Digital I/O Characteristics

| Parameter       | Description                                                            | Conditions              | Min                      | Тур | Max                      | Unit |
|-----------------|------------------------------------------------------------------------|-------------------------|--------------------------|-----|--------------------------|------|
| V <sub>IH</sub> | SCL, SDA, MCLK, BCLK,<br>WCLK, DATIN, DATOUT, AD<br>Input HIGH voltage |                         | 0.7 * V <sub>DD_IO</sub> |     |                          | ٧    |
| V <sub>IL</sub> | SCL, SDA, MCLK, BCLK,<br>WCLK, DATIN, DATOUT<br>Input LOW voltage      |                         |                          |     | 0.3 * V <sub>DD_IO</sub> | V    |
| VoL             | SDA, nIRQ<br>Output LOW voltage                                        | I <sub>OUT</sub> = 3 mA |                          |     | 0.24                     | V    |



# 10 Timing Characteristics



Figure 4: I<sup>2</sup>C Bus Timing

Table 21: I<sup>2</sup>C Control Bus (V<sub>DD\_IO</sub> = 1.8 V)

| Parameter   | Description                 | Conditions        | Min | Тур | Max  | Unit |
|-------------|-----------------------------|-------------------|-----|-----|------|------|
|             | Bus free time STOP to START |                   | 500 |     |      | ns   |
|             | Bus line capacitive load    |                   |     |     | 150  | pF   |
| Standard/Fa | ast Mode                    |                   |     |     |      |      |
|             | SCL clock frequency         |                   | 0   |     | 1000 | kHz  |
|             | Start condition setup time  |                   | 260 |     |      | ns   |
| STH         | Start condition hold time   |                   | 260 |     |      | ns   |
| CLKL        | SCL low time                |                   | 500 |     |      | ns   |
| CLKH        | SCL high time               |                   | 260 |     |      | ns   |
|             | SCL rise/fall time          | Input requirement |     |     | 1000 | ns   |
|             | SDA rise/fall time          | Input requirement |     |     | 300  | ns   |
| DST         | SDA setup time              |                   | 50  |     |      | ns   |
| DHT         | SDA hold time               |                   | 0   |     |      | ns   |
| TSS         | Stop condition setup time   |                   | 260 |     |      | ns   |
| High-Speed  | Mode                        |                   |     |     |      |      |
|             | SCL clock frequency         |                   | 0   |     | 3400 | kHz  |
|             | Start condition setup time  |                   | 160 |     |      | ns   |
| STH         | Start condition hold time   |                   | 160 |     |      | ns   |
| CLKL        | SCL low time                |                   | 160 |     |      | ns   |
| CLKH        | SCL high time               |                   | 60  |     |      | ns   |
|             | SCL rise/fall time          | Input requirement |     |     | 160  | ns   |
|             | SDA rise/fall time          | Input requirement |     |     | 160  | ns   |
| DST         | SDA setup time              |                   | 10  |     |      | ns   |
| DHT         | SDA hold time               |                   | 0   |     |      | ns   |
| TSS         | Stop condition setup time   |                   | 160 |     |      | ns   |





Figure 5: Digital Audio Interface Timing Diagram

### **NOTE**

Diagram shown is valid for all modes except DSP. For DSP mode the BCLK signal is inverted

Table 22: Digital Audio Interface Timing (I<sup>2</sup>S/DSP in Master/Slave Mode)

| Parameter       | Description          | Conditions (V <sub>DD_IO</sub> = 1.8 V) | Min                            | Тур | Мах   | Unit    |
|-----------------|----------------------|-----------------------------------------|--------------------------------|-----|-------|---------|
|                 | Input impedance      | DC impedance > 10 MΩ                    | 300<br>1.0                     |     | 2.5   | Ω<br>pF |
| Т               | BCLK period          |                                         | 75                             |     |       | ns      |
| tr              | BCLK rise time       |                                         |                                |     | 8     | ns      |
| t <sub>f</sub>  | BLCK fall time       |                                         |                                |     | 8     | ns      |
| thC             | BCLK high period     |                                         | 40 %                           |     | 60 %  | Т       |
| tic             | BCLK low period      |                                         | 40 %                           |     | 60 %  | Т       |
| tacw            | BCLK to WCLK delay   |                                         | -30 %                          |     | +30 % | Т       |
| tdCD            | BCLK to DATOUT delay |                                         | -30 %                          |     | +30 % | Т       |
| thW             |                      | DSP mode                                | 100 %                          |     |       | Т       |
|                 | WCLK high time       | Non-DSP mode                            | Word length (Note 1)           |     |       | Т       |
| t <sub>IW</sub> |                      | DSP mode                                | 100 %                          |     |       | Т       |
|                 | WCLK low time        | Non-DSP mode                            | Word length (Note 2)           |     |       | Т       |
| t <sub>sW</sub> | WCLK setup time      | Slave mode                              | 7                              |     |       | ns      |
| thW             | WCLK hold time       | Slave mode                              | 2                              |     |       | ns      |
| t <sub>sD</sub> | DATIN setup time     |                                         | 7                              |     |       | ns      |
| t <sub>hD</sub> | DATIN hold time      |                                         | 2                              |     |       | ns      |
| tawd            | DATOUT to WCLK delay |                                         | DATOUT is synchronized to BCLK |     |       | CLK     |

Note 1 WCLK must be high for at least the word length number of BCLK periods

Note 2 WCLK must be low for at least the word length number of BCLK periods



# 11 Functional Description

DA7219 is a high-performance, low-power audio codec with in-built Advanced Accessory Detection (AAD). The AAD supports the detection of 3-pole (headphone or lineout) or 4-pole (headset) jacks, with automatic pin order switching of MIC/GND on CTIA and OMTP headsets.

The DA7219 contains a mono analog microphone-to-ADC path and a DAI for input and output. The DAC to headphone path has a ground-centered, single-ended stereo headphone output.

The digital core has an input filter with a high-pass filter (HPF), and automatic level control (ALC), while the output filter has an HPF, and a 5-band equalizer (EQ).

There is also a sidetone path with gain and a tone generator that supports Dual Tone Multi-Frequency (DTMF).

## 11.1 Device Operating Modes

The DA7219 codec has three operating modes:

#### 11.1.1 DEEP SLEEP

There is no clocking in DEEP SLEEP mode and consequently no functionality available and no accessory detection is performed. The system will awake when system\_active = 1.

#### 11.1.2 **SLEEP**

In SLEEP mode and with micbias off, AAD performs jack detection and jack configuration detection. Any button press is detected, but identification of the button cannot be performed until micbias is on. No clocking is performed in SLEEP mode, and playback and record are not supported.

#### 11.1.3 ON

AAD performs full-function accessory detection. Playback and record are supported.

All modes, their maximum current consumption, and functionality are listed in Table 23.



Table 23: System States, Configuration, and Current Consumption

| Mode          |                                         |         | Configu       | ration                                   |                                                   |                                                          | CODEC        |              |                          |                                                                | Typical current consumption                                   |                               | Comments                                     |  |
|---------------|-----------------------------------------|---------|---------------|------------------------------------------|---------------------------------------------------|----------------------------------------------------------|--------------|--------------|--------------------------|----------------------------------------------------------------|---------------------------------------------------------------|-------------------------------|----------------------------------------------|--|
| Wode          | V <sub>DD</sub> +<br>V <sub>DD</sub> lo | VDD_MIC | system_active | MCLK                                     | PLL mode                                          | AAD config                                               | Internal ref | Internal PLL | Audio path               | AAD                                                            | VDD +<br>VDD_IO                                               | VDD_MIC                       |                                              |  |
| OFF           | OFF                                     | OFF     | N/A           | N/A                                      | N/A                                               | N/A                                                      | N/A          | N/A          | N/A                      | N/A                                                            | None                                                          | None                          | N/A                                          |  |
| DEEP<br>SLEEP | ON                                      | ON      | 0             | N/A                                      | N/A                                               | N/A                                                      | OFF          | OFF          | OFF                      | OFF                                                            | <10 µA                                                        | 0                             | Wake on system_active= 1.                    |  |
|               |                                         |         |               |                                          |                                                   | AAD on<br>without button<br>detection                    |              |              |                          | Jack insertion, jack type and pin order                        | <200 µA                                                       | 0                             |                                              |  |
| SLEEP         | ON                                      | ON      | 1             | OFF                                      | OFF                                               | AAD on with button detection                             | ON OFF       | ON OFF       | I OFF                    | OFF (playback/<br>record not<br>supported)                     | As above plus button<br>detection (without<br>identification) | <500 μΑ                       | 0                                            |  |
|               |                                         |         |               |                                          |                                                   | AAD on with<br>button<br>detection and<br>identification |              |              |                          | FULL DETECTION<br>(as above but with<br>button Identification) | <300 μΑ                                                       | Dependent<br>on<br>microphone |                                              |  |
|               |                                         |         |               | OFF                                      | SRM - locks to<br>WCLK if DAI is in<br>slave mode | AAD on with                                              | ON           | ON           |                          |                                                                |                                                               |                               |                                              |  |
| ON            | ON                                      | ON      | 1             | ON<br>(11.8 MHz<br>or<br>12.288 MHz)     | BYPASS                                            | button<br>detection and<br>identification                | OFF          | OFF          | ON (Playback/<br>record) | FULL DETECTION                                                 |                                                               | ent on use<br>ase             | AAD uses clock on<br>demand to save<br>power |  |
|               |                                         |         |               | ON<br>(Valid Freq<br>2 MHz to<br>54 MHz) | Normal - lock to<br>MCLK                          |                                                          | OFF          | ON           |                          |                                                                |                                                               |                               |                                              |  |



## 11.2 Input Paths

### 11.2.1 Microphone Input

The DA7219 analog input consists of one set of amplifiers and an ADC as shown in Figure 6.



Figure 6: Analog Inputs Block Diagram

### 11.2.1.1 Microphone Bias

The device has a microphone bias output, which is a programmable voltage source that can be used to supply analog microphones.

The bias output can be independently programmed from 1.8 V to 2.9 V using micbias1\_level.

The microphone bias level can only be changed while the associated micbias circuit is disabled (micbias1\_en = 0).

Disable micbias prior to setting system\_active= 0. Do not turn off the device with micbias disabled.

**Table 24: Microphone Bias Settings** 

| micbias1_level | Output Voltage (V) in Low Noise Mode |
|----------------|--------------------------------------|
| 000            | reserved                             |
| 001            | 1.8                                  |
| 010            | 2.0                                  |
| 011            | 2.2                                  |
| 100            | 2.4                                  |
| 101            | 2.6                                  |
| 110            | 2.8                                  |
| 111            | 2.9                                  |



#### 11.2.1.2 Microphone Amplifier



Figure 7: ECM Microphone Configurations

The microphone amplifier can be configured in:

- Headset mode, microphone amplifier is fully differential
- Fully Differential mode for improved common-mode noise rejection
- Pseudo-Differential mode
- Single-Ended mode (MIC\_P or MIC\_N)

All configurations are illustrated in Figure 7.

The configuration of the first microphone amplifier is specified using the MIC\_1\_CTRL register. It is enabled by setting the mic\_1\_amp\_en bit, and is muted by setting the mic\_1\_amp\_mute\_en bit.

The gain of the amplifier can be set in the range of –6 dB to +36 dB in 6 dB steps using mic\_1\_amp\_gain (see Table 25):

**Table 25: First Microphone Amplifier Gain Settings** 

| mic_1_amp_gain | Amplifier Gain (dB) |  |  |  |  |
|----------------|---------------------|--|--|--|--|
| 000            | -6                  |  |  |  |  |
| 001            | 0                   |  |  |  |  |
| 010            | 6                   |  |  |  |  |
| 011            | 12                  |  |  |  |  |
| 100            | 18                  |  |  |  |  |
| 101            | 24                  |  |  |  |  |
| 110            | 30                  |  |  |  |  |
| 111            | 36                  |  |  |  |  |

#### 11.2.1.3 Input Amplifiers

The input amplifier provides an additional gain stage between the microphone amplifier (see section 11.2.1 and Figure 6) and the ADC input. The input amplifier is enabled by setting mixin\_l\_amp\_ramp\_en = 1.

The gain can be set in the range of -4.5 dB to +18 dB in 1.5 dB steps using mixin\_l\_amp\_gain.

Gain updates can be synchronized with signal zero-crossings by setting mixin\_l\_amp\_zc\_en = 1. If no zero-crossing is detected within the timeout period of approximately 100 ms, the update is applied unconditionally.



As an alternative to zero-cross synchronization, gain updates can be ramped through all intermediate values by setting mixin\_l\_amp\_ramp\_en = 1. This ramp setting overrides the settings of mixin | amp zc en.

The amplifier can be muted using mixin\_l\_amp\_mute\_en.

Table 26: Input Mixer Gain Settings

| mixin_l_amp_gain | Amplifier gain (dB) |  |  |  |  |  |
|------------------|---------------------|--|--|--|--|--|
| 0000             | -4.5                |  |  |  |  |  |
| 0001             | -3.0                |  |  |  |  |  |
| 0010             | -1.5                |  |  |  |  |  |
| 0011             | 0.0                 |  |  |  |  |  |
| 0100             | 1.5                 |  |  |  |  |  |
| 0101             | 3.0                 |  |  |  |  |  |
| 0110             | 4.5                 |  |  |  |  |  |
| 0111             | 6.0                 |  |  |  |  |  |
| 1000             | 7.5                 |  |  |  |  |  |
| 1001             | 9.0                 |  |  |  |  |  |
| 1010             | 10.5                |  |  |  |  |  |
| 1011             | 12.0                |  |  |  |  |  |
| 1100             | 13.5                |  |  |  |  |  |
| 1101             | 15.0                |  |  |  |  |  |
| 1110             | 16.5                |  |  |  |  |  |
| 1111             | 18.0                |  |  |  |  |  |

### 11.2.2 Analog to Digital Converter

The DA7219 codec contains a high quality audio ADC. The ADC is clocked at a fixed rate of either 3.072 MHz or 2.8224 MHz, depending on the required input sample rate.

The DA7219 includes a low-power 24-bit high quality audio ADC that supports sampling rates from 8 kHz to 96 kHz. The sample rate is specified using the SR register.

The ADC can be enabled and disabled using adc\_l\_en.

The ADC channels offer a configurable digital gain from -83.25 dB to +12 dB in 0.75 dB steps after the digital conversion. Individual gain settings can be programmed via the adc\_l\_digital\_gain\_status control. The currently active gain settings are stored in the ADC\_L\_GAIN\_STATUS register.

Muting, and the ramping of digital gain changes, can be controlled using the dedicated ADC\_L\_CTRL register. If the ramping is enabled using the control bit adc\_l\_ramp\_en, the rate of the ramping is controlled using gain\_ramp\_rate in the GAIN\_RAMP\_CTRL register.

### 11.3 Digital Engine

DA7219 contains a digital engine that performs the signal processing and also provides overall system control, see Figure 8.

The input signals from the ADCs are passed to the input filter block which includes an HPF for DC offset removal and wind noise suppression, and an automatic level control.

The signals from the input filters are sent to the digital mixer where they can be combined with signals from the tone generator and the DAI, and routed to the output filters and the DAI. The output



filters contain an HPF for DC offset removal, and a fixed 5-band equalizer to adjust the sound of the output signals.

There is also a low latency sidetone path that can take one signal from the ADC and apply gain before passing the signal straight to the output filters. The filter paths are shown in more detail in Figure 9.

A system controller module is included to ensure correct sequencing of the events required to bring up and shut down signal paths without creating pops and clicks.



Figure 8: Digital Engine Block Diagram



Figure 9: Digital Filters Block Diagram



#### 11.3.1 Input Processing

### 11.3.1.1 ADC Digital Gain

The ADC channels offer a configurable digital gain from -83.25 dB to +12 dB in 0.75 dB steps after the digital conversion. Individual gain settings can be programmed via the adc\_l\_digital\_gain control. The currently active gain settings are stored in the ADC\_L\_GAIN\_STATUS register.

#### 11.3.1.2 High-Pass Filter

Any DC offset from the input path is removed via configurable IIR high-pass filters (HPFs) with typically < 2 Hz roll-off. After reset the filters for both channels are enabled by default, but can be disabled by clearing adc\_hpf\_en. The cutoff frequency of the filters can be programmed using adc\_audio\_hpf\_corner.

To improve the quality of microphone recordings, DA7219 provides a programmable HPF engine, enabled via adc\_voice\_en in the ADC\_FILTERS1 register.

In ADC voice mode, adc\_voice\_en must = 1 and adc\_hpf\_en must = 1 in which case the HPF corner frequency is set using adc\_voice\_hpf\_corner. The low frequency roll off is configured over a wide range using adc\_voice\_hpf\_corner. This allows for flexible removal of wind and pop noise.

For the first filter, in music mode, adc\_voice\_en must = 0 and the HPF corner frequency is set using adc\_audio\_hpf\_corner.

The value of the HPF corner frequency also depends on the input sample rate (SR). The sample rates available in the different ADC power modes are summarized in Table 27.

**Table 27: Input HPF Settings** 

| adc_voice_en | adc_voice_h | adc_voice_ | SR Sample Rate (kHz) |        |      |      |                                                           |    |           |      |    |      |    |
|--------------|-------------|------------|----------------------|--------|------|------|-----------------------------------------------------------|----|-----------|------|----|------|----|
| en           | hpf_        | <u>e</u> n | 8                    | 11.025 | 12   | 16   | 22.05                                                     | 24 | 32        | 44.1 | 48 | 88.2 | 96 |
| 0            |             | 00         | 0.33                 | 0.46   | 0.5  | 0.67 | 0.92                                                      | 1  | 1.33      | 1.84 | 2  | 3.68 | 4  |
|              |             | 01         | 0.67                 | 0.92   | 1    | 1.33 | 1.84                                                      | 2  | 2.67      | 3.68 | 4  | 7.35 | 8  |
|              |             | 10         | 1.33                 | 1.84   | 2    | 2.67 | 3.68                                                      | 4  | 5.33      | 7.35 | 8  | 14.7 | 16 |
|              |             | 11         | 2.67                 | 3.68   | 4    | 5.33 | 7.35                                                      | 8  | 10.6<br>7 | 14.7 | 16 | 29.4 | 32 |
|              | 000         |            | 2.5                  | 3.45   | 3.75 | 5    | Voice HPF not available for sample rates above<br>16 kHz. |    |           |      |    |      |    |
|              | 001         |            | 25                   | 34.5   | 37.5 | 50   |                                                           |    |           |      |    |      |    |
|              | 010         |            | 50                   | 68.9   | 75   | 100  |                                                           |    |           |      |    |      |    |
| 1            | 011         |            | 100                  | 137.8  | 150  | 200  |                                                           |    |           |      |    |      |    |
| 1            | 100         |            | 150                  | 206.7  | 225  | 300  |                                                           |    |           |      |    |      |    |
|              | 101         |            | 200                  | 275.6  | 300  | 400  |                                                           |    |           |      |    |      |    |
|              | 110         |            | 300                  | 413.4  | 450  | 600  |                                                           |    |           |      |    |      |    |
|              | 111         |            | 400                  | 551.3  | 600  | 800  |                                                           |    |           |      |    |      |    |

## 11.3.1.3 Automatic Level Control (ALC)

For improved sound recordings of signals with a large volume range, DA7219 offers a fully-configurable automatic recording level control (ALC) for microphone inputs. This is enabled via the



alc\_en control. The ALC monitors the digital signal after the ADC and adjusts the microphones' analog and digital gain to maintain a constant recording level, whatever the analog input signal level.

Operation of ALC is illustrated in Figure 10. When the input signal volume is high, the ALC system will reduce the overall gain until the output volume is below the specified maximum value. When the input signal volume is low, the ALC will increase the gain until the output volume increases above the specified minimum value. If the output signal is within the desired signal range (between the specified minimum and maximum levels), the ALC does nothing.

The maximum and the minimum thresholds that trigger a gain change of the ALC are configured via the alc\_threshold\_min and alc\_threshold\_max controls.



Figure 10: ALC Principle of Operation

The ALC can operate in two modes; Digital-Only mode and Hybrid (combined analog and digital gain) mode.

In Digital-Only mode only the digital gain in the ADC is altered. Although the ALC is controlling the gain, it does not modify adc\_l\_digital\_gain in the ADC\_L\_GAIN register. This register is ignored while the ALC is in operation. The minimum and maximum levels of digital gain that can be applied by the ALC are controlled using alc\_atten\_max and alc\_gain\_max.

The hybrid analog/digital gain mode (Hybrid mode) can be enabled using alc\_sync\_mode.

In Hybrid mode, the total gain is made up of an analog gain, which is applied to the microphone amplifier, and a digital gain, which is implemented in the filtering stage. The ALC block monitors and controls the gain of the microphone and the ADC.

Hybrid mode offers improved performance and signal tracking over Digital-Only mode. When using the automatic level control (ALC) in Hybrid mode the DC offset between the digital and analog PGAs must be cancelled, see Appendix A.2.

Although the ALC is controlling the gain, it does not modify any of the registers MIXIN\_L\_GAIN or ADC\_L\_GAIN, nor does it modify the digital gain register ADC\_L\_GAIN. These registers are ignored while the ALC is in operation.

Similarly the minimum and maximum levels of analog gain are controlled by alc\_ana\_gain\_min and alc\_ana\_gain\_max. The rates at which the gain is changed are defined by the attack and decay rates in register ALC\_CTRL2. When attacking, the gain decreases with alc\_attack rate. When decaying, the gain increases with alc\_release rate.

The hold-time is defined by alc\_hold in the ALC\_CTRL3 register. This controls the length of time that the system maintains the current gain level before starting to decay. This prevents unwanted



changes in the recording level when there is a short-lived 'spike' in input volume, for example when recording speech.

Typically the attack rate should be much faster than the decay rate, as it is necessary to reduce rapidly increasing waveforms as quickly as possible and fast release times will result in the signal appearing to 'pump'. The ALC also has an anti-clipping function that applies a very fast attack rate when the input signal is close to full range. This prevents clipping of the signal by reducing the signal gain at a faster rate than would normally be applied. The anti-clipping function is enabled using alc\_antipclip\_en, and the threshold above which it is activated is set in the range 0.034 dB/fs to 0.272 dB/fs using alc\_anticlip\_step.

A recording noise-gate feature is provided to avoid increasing the gain of the channel when there is no signal, or when only a noise signal is present. Boosting a signal on which only noise is present is known as 'noise pumping'. The noise-gate prevents this. Whenever the level of the input signal drops below the noise threshold configured in alc\_noise, the channel gain remains constant.



Figure 11: Attack, Delay and Hold Parameters

#### 11.3.2 Sidetone Processing

There is a low latency filter channel between inputs and outputs for implementing a sidetone path. The gain is controlled using sidetone\_gain and provides gain in the range -42 dB to +0 dB in +3 dB steps. The sidetone path is enabled using sidetone\_en and muted using sidetone\_mute\_en.

The output from the sidetone channel can be added to left or right (or both) output filters using outfilt\_st\_1l\_src and outfilt\_st\_1r\_src.

#### 11.3.3 Tone Generator

| Parameter                  | Conditions                         | Min | Тур | Max   | Unit |
|----------------------------|------------------------------------|-----|-----|-------|------|
| Single-tone frequency      | FS = 8,12,16,24,32,48,96 kHz       | 1   |     | 12000 | Hz   |
|                            | FS = 11.025, 22.05, 44.1, 88.2 kHz | 1   |     | 11025 |      |
| Single-tone frequency step |                                    |     | 0.2 |       | Hz   |



| Parameter              | Conditions                 | Min | Тур          | Max  | Unit   |
|------------------------|----------------------------|-----|--------------|------|--------|
| Dual-tone modulation   |                            |     | 697          |      | Hz     |
| frequency A            |                            |     | 770          |      |        |
|                        |                            |     | 852          |      |        |
|                        |                            |     | 941          |      |        |
| Dual-tone modulation   |                            |     | 1209         |      | Hz     |
| frequency B            |                            |     | 1336         |      |        |
|                        |                            |     | 1477         |      |        |
|                        |                            |     | 1633         |      |        |
| Output signal level    |                            |     | 0            |      | dBFS   |
| On/off pulse duration  |                            | 10  |              | 2000 | ms     |
| On/off pulse step size | 10 ms to 200 ms duration   |     | 10           |      | ms     |
|                        | 200 ms to 2000 ms duration |     | 50           |      |        |
| On/off pulse repeat    | Programmable               |     | 1,2,3,4,5,6∞ |      | Cycles |
|                        | Continuous                 |     |              |      |        |

The tone generator contains two independent sine wave generators, SWG1 and SWG2. Each SWG can generate a sine wave at a frequency (FREQ) from approximately 10 Hz to 12 kHz according to the programmed 16-bit value:

- FREQ[15:0] = 2<sup>1</sup>6 x fSWG/12000 1, for SR2 = 8, 12, 16, 24, 32, 48,96 kHz
- FREQ[15:0] = 2^16 x fSWG/11025 1, for SR2 = 11.025, 22.05, 44.1, 88.2 kHz

For SWG1, the FREQ value is stored in two 8-bit registers as freq1\_u = FREQ[15:8] and freq1\_l = FREQ[7:0]. The SWG2 frequency is programmed in the same way using freq2\_u and freq2\_l.

The output of the tone generator can come from either of the SWGs, or from a combination of both of them as specified by <a href="mailto:swg\_sel">swg\_sel</a>.

In addition the tone generator can produce standard Dual Tone Multi-Frequency (DTMF) tones using the two SWGs if dtmf\_en = 1 and the required key pad value is programmed in dtmf\_reg as shown in Table 28.

Table 28: DTMF Tones Corresponding to the <a href="https://doi.org/dtmf\_reg">dtmf\_reg</a> Value

| SWG2 Freq | SWG1 Frequency (Hz) |      |      |      |  |
|-----------|---------------------|------|------|------|--|
| (Hz)      | 1209                | 1336 | 1477 | 1633 |  |
| 697       | 0x1                 | 0x2  | 0x3  | 0xA  |  |
| 770       | 0x4                 | 0x5  | 0x6  | 0xB  |  |
| 852       | 0x7                 | 0x8  | 0x9  | 0xC  |  |
| 941       | 0xE                 | 0x0  | 0xF  | 0xD  |  |

The tone generator can produce 1, 2, 3, 4, 8, 16, or 32 beeps, or a continuous beep, as determined by beep\_cycles. Each beep has an on period from 10 ms to 2 s as programmed in beep\_on\_per and an off period from 10 ms to 2 s as programmed in beep\_off\_per. The tone generator is started by setting the start\_stopn bit, and is halted by clearing this bit. If start\_stopn is cleared, the tone generator stops at the completion of the current beep cycle or at the next zero-cross if the number of beeps is set to continuous (beep\_cycles = 110 or = 111). The start\_stopn bit is automatically cleared once the programmed number of beep cycles has been completed.

© 2021 Renesas Electronics



#### 11.3.4 Digital Router

DA7219 includes a digital router which is configured by registers DIG\_ROUTING\_DAI and DIG\_ROUTING\_DAC.

The router options are illustrated in Figure 12.



Figure 12: DA7219 Digital Router

DIG\_ROUTING\_DAC is used to select the inputs to go into the DAC filter chain from the router. DIG\_ROUTING\_DAI is used to select the inputs to go into the DAI from the router.

For example, for dac\_l\_src, data selection to the DAC\_L path is

- 00 = ADC left output
- 01 = Tone generator
- 10 = DAI input left / DAI mono mix
- 11 = DAI input right / DAI mono mix

The same 2-bit code (00, 01, 10, 11) is used for dac\_r\_src, dai\_l\_src and dai\_r\_src.

### 11.3.5 System Control

The system control (SC) automates the sequencing of the multiple blocks required to set up one or more particular audio paths. It is an optional feature, and operates by performing register writes with optimal sequencing and timing, thus eliminating pops and clicks.

The SC for the inputs is configured using SYSTEM\_MODES\_INPUT, and for the outputs by using SYSTEM\_MODES\_OUTPUT. Writing to the mode\_submit field of either of these registers will cause the system controller to process both input and output paths.



#### 11.3.6 Output Processing

### 11.3.6.1 DAC Digital Gain

Each channel includes individual gain settings that are configurable in 0.75 dB steps ranging from -78 dB (= mute) to 12 dB using dac\_l\_digital\_gain and dac\_r\_digital\_gain. The currently active gain settings are stored in DAC\_L\_GAIN\_STATUS and DAC\_R\_GAIN\_STATUS registers.

#### 11.3.6.2 High-Pass Filter

Any DC offset from the input path is removed via IIR configurable HPFs (typically < 2 Hz roll-off). After reset the filters for both channels are enabled by default, but can be disabled by clearing dac\_hpf\_en. The cutoff frequency of the filters can be programmed using dac\_audio\_hpf\_corner.

During playback, dedicated voiceband filtering can be enabled using dac\_voice\_en in the DAC\_FILTERS1 register. In DAC voice mode, dac\_voice\_en must = 1 and dac\_hpf\_en must = 1 in which case the HPF corner frequency is set using dac\_voice\_hpf\_corner.

The low frequency roll off is configured over a wide range using the dac\_voice\_hpf\_corner control.

In voice mode, the wind noise HPF cutoff frequency is determined by the settings of the adc\_voice\_hpf\_corner and the dac\_voice\_hpf\_corner register bits, These cutoff frequencies are not fixed and vary with the sample rate being used. Table 29 shows the cutoff frequencies for all valid settings of adc\_voice\_hpf\_corner and dac\_voice\_hpf\_corner, at all sample rates of 16 kHz and below.

**Table 29: Output HPF Settings** 

| dac_voice_en | dac_voice_hpf_corner | dac_audio_hpf_corner |      |        |      |      | SR <b>S</b> amp | ole Rate | (kHz)     |      |    |      |    |
|--------------|----------------------|----------------------|------|--------|------|------|-----------------|----------|-----------|------|----|------|----|
|              | ēŗ                   | er                   | 8    | 11.025 | 12   | 16   | 22.05           | 24       | 32        | 44.1 | 48 | 88.2 | 96 |
|              |                      | 00                   | 0.33 | 0.46   | 0.5  | 0.67 | 0.92            | 1        | 1.33      | 1.84 | 2  | 3.68 | 4  |
|              |                      | 01                   | 0.67 | 0.92   | 1    | 1.33 | 1.84            | 2        | 2.67      | 3.68 | 4  | 7.35 | 8  |
| 0            |                      | 10                   | 1.33 | 1.84   | 2    | 2.67 | 3.68            | 4        | 5.33      | 7.35 | 8  | 14.7 | 16 |
|              |                      | 11                   | 2.67 | 3.68   | 4    | 5.33 | 7.35            | 8        | 10.6<br>7 | 14.7 | 16 | 29.4 | 32 |
|              | 000                  |                      | 2.5  | 3.45   | 3.75 | 5    |                 |          |           |      |    |      |    |
|              | 001                  |                      | 25   | 34.5   | 37.5 | 50   |                 |          |           |      |    |      |    |
|              | 010                  |                      | 50   | 68.9   | 75   | 100  |                 |          |           |      |    |      |    |
| 1            | 011                  |                      | 100  | 137.8  | 150  | 200  | 16 kHz.         |          |           |      |    | ove  |    |
| '            | 100                  |                      | 150  | 206.7  | 225  | 300  |                 |          |           |      |    |      |    |
|              | 101                  |                      | 200  | 275.6  | 300  | 400  |                 |          |           |      |    |      |    |
|              | 110                  |                      | 300  | 413.4  | 450  | 600  |                 |          |           |      |    |      |    |
|              | 111                  |                      | 400  | 551.3  | 600  | 800  |                 |          |           |      |    |      |    |



### 11.3.6.3 5-Band Equalizer

The gains of each band can be individually configured, from -10.5 dB to 12.0 dB in 1.5 dB steps, using the dac\_eq\_band1, dac\_eq\_band2, dac\_eq\_band3, dac\_eq\_band4, dac\_eq\_band5 controls.

The output filters provide gain or attenuation in each of five separate (fixed) frequency bands using the 5-band equalizer. The equalizer, for both left and right channels, is enabled using dac\_eq\_en.

When the equalizer is enabled, the digital gain is reduced by 12 dB to avoid clipping. If desired the gain can be added back in after the equalizer block via the DAC\_L\_GAIN and DAC\_R\_GAIN registers.

The center or cutoff frequency of each of the five bands depends on the output sample rate as shown in Table 30. The equalizer cannot be used with sample rates greater than 48 kHz

| FS     | Center Frequency (Hz) at Programmed Setting |        |        |        |        |  |  |  |
|--------|---------------------------------------------|--------|--------|--------|--------|--|--|--|
| (kHz)  | Band 1                                      | Band 2 | Band 3 | Band 4 | Band 5 |  |  |  |
| 8      | 0                                           | 99     | 493    | 1528   | 4000   |  |  |  |
| 11.025 | 0                                           | 136    | 680    | 2106   | 5512   |  |  |  |
| 12     | 0                                           | 148    | 740    | 2293   | 6000   |  |  |  |
| 16     | 0                                           | 96     | 440    | 2128   | 8000   |  |  |  |
| 22.05  | 0                                           | 133    | 607    | 2933   | 11025  |  |  |  |
| 24     | 0                                           | 145    | 660    | 3191   | 12000  |  |  |  |
| 32     | 0                                           | 95     | 418    | 1797   | 16000  |  |  |  |
| 44.1   | 0                                           | 131    | 576    | 2386   | 22050  |  |  |  |
| 48     | 0                                           | 143    | 627    | 2596   | 24000  |  |  |  |



Figure 13: Equalizer Filter Band 1 Frequency Response at FS = 48 kHz





Figure 14: Equalizer Filter Band 2 Frequency Response at FS = 48 kHz



Figure 15: Equalizer Filter Band 3 Frequency Response at FS = 48 kHz



Figure 16: Equalizer Filter Band 4 Frequency Response at FS = 48 kHz





Figure 17: Equalizer Filter Band 5 Frequency Response at FS = 48 kHz

#### 11.3.6.4 DAC Soft Mute

To improve the user's perception of audio reconfigurations, the DAC channel signals may be soft muted by asserting dac\_softmute\_en (in register DAC\_FILTERS5). The soft mute function attenuates the digital input to the DAC, ramping the gain down in steps of 0.1875 dB from its current level to -77.25 dB, then completely muting the channel. When dac\_softmute\_en is released, the attenuation is set to -77.25 dB, and then ramped up to the previous gain level. Both left and right channels of soft mute enabled output amplifiers are muted simultaneously. The ramping up and down rate is dependent on the audio sample rate and can be individually configured via dac\_softmute\_en.

Setting dac\_softmute\_en= 1 enables a soft mute on both channels.

During active soft muting, the digital gain of the DAC will be different to the value programmed inside controls dac\_l\_digital\_gain\_status and dac\_r\_digital\_gain\_status.

### 11.4 Output Paths

### 11.4.1 Digital to Analog Converter

The DA7219 codec includes a stereo audio DAC. Left and right channels of the DAC are independently and automatically enabled whenever the corresponding output filter channel is enabled.

The DAC is clocked at 3.072 MHz or 2.8224 MHz depending on the output sample rate (SR). Left and right channels of the DAC are independently and automatically enabled whenever the corresponding output filter channel is enabled.

The integrated stereo DAC is suitable for high quality audio playback by MP3 players and by portable multimedia players of all kinds.

The left and right channels of the DAC can be individually enabled using controls dac\_l\_en and dac\_r\_en.

Each channel includes individual gain settings that are configurable in 0.75 dB steps from -78 dB to 12 dB using dac\_l\_digital\_gain and dac\_r\_digital\_gain. The currently active gain settings are stored in DAC\_L\_GAIN\_STATUS and DAC\_R\_GAIN\_STATUS registers.

On the dedicated DAC\_L\_CTRL and DAC\_R\_CTRL registers, settings such as mute and ramping of gain changes can be configured. If ramping is enabled using the control bits dac\_l\_ramp\_en or dac\_r\_ramp\_en, the rate of the ramping can be controlled using gain\_ramp\_rate in the GAIN\_RAMP\_CTRL register.



A digital HPF for each DAC channel is implemented with a 3 dB cutoff frequency controlled in the DAC\_FILTERS1 register by dac\_audio\_hpf\_corner. The HPFs are enabled by control dac\_hpf\_en. After reset, the HPFs for both channels are enabled by default.

### 11.4.2 Headphone Outputs



Figure 18: Headphone Output Paths Showing the Two Amplifiers

### 11.4.2.1 Mixout Amplifier

Each headphone (HP) path has one mixout amplifier which must be enabled when using the headphone outputs. MIXOUT\_L, is enabled by setting mixout\_l\_amp\_en = 1 and MIXOUT\_L\_SELECT = 1, MIXOUT\_R is enabled by setting mixout\_r\_amp\_en = 1 and MIXOUT\_R SELECT = 1.

#### 11.4.2.2 Headphone Amplifiers

Each headphone (HP) path has one HP amplifier stage providing a gain of –57 dB to +6 dB in 1.0 dB steps.

The amplifiers are configured to operate in single-ended mode. The HP loads are connected between HP\_L and HP\_R, and the internal ground set by the MIC/GND switches during the detect sequence.

The HP amplifiers are configured to operate in true-ground (charge pump) mode. In true-ground supply mode, the charge pump must be enabled to generate the ground-centered supply rails for the amplifiers.

The left-channel HP amplifier (HP\_L\_CTRL) is enabled by setting hp\_l\_amp\_en = 1. The output stage is enabled independently by setting hp\_l\_amp\_oe = 1. The amplifier gain can be set in the range of –57 dB to +6 dB in 1.0 dB steps using hp\_l\_amp\_gain.

Gain updates can be ramped through all intermediate values by setting hp\_l\_amp\_zc\_en = 1. This ramp setting overrides the settings of hp\_l\_amp\_zc\_en. To prevent zipper noise when gain ramping is selected, the gain is ramped through additional sub-range gain steps.

As an alternative to gain ramping, gain updates can be synchronized with signal zero-crossings by setting hp\_l\_amp\_zc\_en = 1. If no zero-crossing is detected within the timeout period, then the gain update is applied unconditionally. The timeout period is approximately 0.1 s, and is not configurable.

The amplifier can be muted by setting  $hp_l$ amp\_mute\_en = 1.



The amplifier can be put in its minimum gain configuration by setting hp\_l\_amp\_min\_gain\_en = 1. If either zero-crossing or ramping are enabled when minimum gain is set, the ramping or the zero crossing or both will be performed while activating the minimum gain.

The right-channel HP amplifier (HP R CTRL) is controlled in the same manner.

### 11.4.3 Charge Pump Control

The charge pump is enabled by asserting cp\_en in the CP\_CTRL register. Once enabled, the charge pump can be controlled manually or automatically. When under manual control (cp\_mchange = 00), the output voltage level is reserved.

The amount of charge stored, and therefore the voltage generated, by the charge pump is controlled by the charge pump controller. As the power consumed by devices such as amplifiers is proportional to  $V^2$ , significant power savings are available by matching the charge pump's output with the system's power requirement.

There are three modes of operation that are determined by the cp\_mchange setting, as described in Table 31.

**Table 31: Charge Pump Output Voltage Control** 

| Charge Pump<br>Tracking Mode<br>cp_mchange | Charge Pump Output<br>Voltage                                                                    | Details                                                                                                                                                                                     |
|--------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00                                         | Reserved                                                                                         | Reserved                                                                                                                                                                                    |
| 01                                         | Voltage level depends on the programmed gain setting                                             | The charge pump controller monitors the amplifier volume settings, and generates the minimum voltage that is high enough to drive a full-scale signal at the current gain level.            |
| 10                                         | Voltage level depends on the DAC signal envelope (DAC Volume Mode)                               | The charge pump controller monitors the DAC signal, and generates a voltage that is high enough to drive a full-scale output at the current DAC signal volume level                         |
| 11                                         | Voltage level depends on the signal magnitude and the programmed gain setting (Signal Size Mode) | The charge pump monitors both the programmed volume settings and the actual signal size, and generates the appropriate output voltage.  This is the most power-efficient mode of operation. |

When cp\_mchange = 10 (tracking DAC signal size) or cp\_mchange = 11 (tracking the output signal size), the charge pump switches its supply between the ±VDD rails and the ±VDD/2 rails depending on its power requirements.

When low output voltages are needed, the charge pump saves power by using the lower voltage ±VDD/2 rails.

The switching point between using the ±VDD rails and the ±VDD/2 rails is determined by the cp\_thresh\_vdd2 register setting. The switching points determined by cp\_thresh\_vdd2 vary between the two cp\_mchange modes, and are summarized in Table 32 and Full Scale (FS) = 1.6 \* VDD Table 33.

When the charge pump output voltage is controlled manually (cp\_mchange = 00) or when it is tracking the PGA gain settings (cp\_mchange = 01), the charge pump always takes its supply from  $V_{DD\ CP}$ .

Table 32: cp thresh vdd2 Settings in DAC Volume Mode (cp mchange = 10)

| cp_thresh_vdd2 Setting | Approximate Switching Point (Note 1) | cp_thresh_vdd2 Setting                                        |
|------------------------|--------------------------------------|---------------------------------------------------------------|
| 0x01                   | -30 dBFS                             | Do not use. Very power-inefficient as nearly always ±VDD      |
| 0x03                   | -24 dBFS                             | Not recommended. Very power-inefficient as nearly always ±VDD |



| cp_thresh_vdd2 Setting | Approximate Switching Point (Note 1) | cp_thresh_vdd2 Setting              |
|------------------------|--------------------------------------|-------------------------------------|
| 0x07                   | -18 dBFS                             | Good to use but not power efficient |
| 0x0E                   | -12 dBFS                             | Good to use                         |
| 0x10                   | -10 dBFS                             | Recommended setting                 |
| 0x3F - 0x13            |                                      | Not recommended                     |

Note 1 Full Scale (FS) = 1.6 \* VDD

Table 33: cp\_thresh\_vdd2 Settings in Signal Size Mode (cp\_mchange = 11)

| cp_thresh_vdd2 Setting | Approximate Switching Point (Note 1) | Notes                                                         |  |
|------------------------|--------------------------------------|---------------------------------------------------------------|--|
| 0x00                   | Never                                | Not recommended. Always ±VDD mode                             |  |
| 0x01                   | Never                                | Not recommended. Always ±VDD mode                             |  |
| 0x02                   | -32 dBFS                             | Not recommended. Very power-inefficient as nearly always ±VDD |  |
| 0x03                   | -24 dBFS                             | Good to use                                                   |  |
| 0x04                   | -20 dBFS                             | Good to use                                                   |  |
| 0x05                   | -17 dBFS                             | Good to use                                                   |  |
| 0x06                   | -15 dBFS                             | Recommended setting                                           |  |
| 0x07                   | -13 dBFS                             | Good to use                                                   |  |
| 0x08                   | -12 dBFS                             | Good to use                                                   |  |
| 0x09                   | -11 dBFS                             | Good to use                                                   |  |
| 0x0A                   | -10 dBFS                             | Good to use                                                   |  |
| 0x0B                   | -9 dBFS                              | Not recommended. ±VDD/2 begins to clip                        |  |
| 0x0C                   | Never                                | Not recommended. Always ±VDD/2 mode                           |  |
| 0x0D                   | Never                                | Not recommended. Always ±VDD/2 mode                           |  |
| 0x0E                   | Never                                | Not recommended. Always ±VDD/2 mode                           |  |
| 0x0F                   | Never                                | Not recommended. Always ±VDD/2 mode                           |  |

Note 1 Full Scale (FS) = 1.6 \* V<sub>DD</sub>

### 11.4.4 Tracking the Demands on the Charge Pump Output

There are three points at which the demands on the charge pump can be tracked. These tracking points are determined by cp\_mchange.

### 11.4.4.1 cp\_mchange = 01 (Tracking the PGA Gain Setting)

If cp\_mchange = 01, it is the PGA gain setting that is tracked, and which provides the feedback to boost the clock frequency when necessary.

### 11.4.4.2 cp\_mchange = 10 (Tracking the DAC Signal Setting)

If cp\_mchange = 10, it is the size of the DAC signal that is tracked, and which provides the feedback to boost the clock frequency when necessary.



#### 11.4.4.3 cp\_mchange = 11 (Tracking the Output Signal Magnitude)

If cp\_mchange = 11, it is the magnitude of the output signal that is tracked, and which provides the feedback to boost the clock frequency when necessary.

### 11.5 Advanced Accessory Detection

If the DA7219 is configured for advanced accessory detection (AAD), the insertion of a jack wakes the system up. No external clocking is required to detect a jack insertion, and the clock is only requested if the input is changing and if debouncing is required. This ensures the lowest possible power consumption with no digital leakage.

Once a jack has been inserted, the AAD differentiates between a 3-pole jack (used on headphones and lineouts) and a 4-pole jack (used on headsets). Two-pole jacks are detected as a 3-pole jack, and will work as designed as a mono output.

There are two combinations of 4-pole jack available in the market, both of which are supported by the AAD. The jack configurations are shown in Figure 19.



Figure 19: Jack Socket Variants

On detecting the insertion of a jack, the DA7219 moves to the microphone-detect state where it drives current down the SLEEVE pin and measures the impedance to the RING2 pin, which will be connected to GND HP by the internal GND switch.

#### **NOTE**

In order to detect a jack insertion the headphone amplifiers must be disabled

If the impedance measured between the SLEEVE and RING2 pins is below 500  $\Omega$  (default, threshold configurable via mic\_det\_thresh), the DA7219 detects the connected accessory as a 3-pole jack. The DA7219 then returns to the jack detection state to poll for removal, but continues to periodically pulse current down the SLEEVE pin to verify that the connected accessory is 3-pole. This continued polling avoids an incorrect detection, for example, if a 4-pole accessory is inserted with a button depressed.

#### **NOTE**

A two-pole jack is detected as a 3-pole jack and will work as a mono output.

If the impedance measured between the SLEEVE and RING2 pins is below the value set in mic\_det\_thresh, the DA7219 detects the connected accessory as a 4-pole jack. The DA7219 then moves to the pin order-detect state, where it first drives current down the SLEEVE and then the RING2 pins, and compares the voltages measured in each case. The pin that develops the largest voltage will be deemed to be the accessory's microphone, and the other pin as the ground.



The headphone impedance can also be used to determine whether the output is to a headphone or to a line output. Impedance measurements below a pre-set threshold are deemed to be headphones, and impedances above the threshold are line outputs.

The DA7219 will then move to the button detect state, where polling is carried out to detect button presses. If a button is pressed while MICBIAS is off, the DA7219 can only detect that a button has been pressed, but cannot distinguish between the buttons.

To distinguish which one of up to four buttons was pressed, the MICBIAS rail must be enabled so that the impedance can be measured between the MIC and GND pins. See section 11.5.6 for further details.

While any of the four possible buttons is being pressed, any further button presses are ignored. Only once the first button has been released can a second or subsequent button press be detected.

Detection of the jack type and its configuration, detection of the number of buttons, detection of a mic input, and detection of headphone or line outputs are all performed automatically when the AAD block is enabled.

On detecting a button press, the DA7219 can identify all buttons as defined in the Android Wired Headset Specification (v1.1) when MICBIAS is present.

The DA7219 also offers the possibility of overriding the automatically detected accessories, and of setting them manually.

A full cross-reference of the DA7219's functionality and power consumption in different modes is listed in Table 23.

### 11.5.1 Configuring Advanced Accessory Detection

AAD is enabled by setting accdet\_en = 1.

Within the AAD block, all individual accessory detection measurements can be enabled or disabled, and all accessory detect interrupt signals can be masked.

All accessory detection measurements can be manually overridden, and the current statuses of all measurements can be interrogated from the status register fields.

Jack type detection, jack configuration detection, and button detection are all based on measurements of resistance between different pins. The resistance thresholds for every measurement type are all configurable by using the relevant register fields.

A signal timing diagram is illustrated in Figure 20. These features are summarized in Table 34, and Table 35 are described in greater detail in the following sections.



Table 34: DA7219 Advanced Accessory Detection Feature Summary

| Feature                                        | DA7219<br>support                                                                                                                                             | Configuration                                                                                                                                                                                                                                                                                                                                           | Host Reporting                                                                                                                                                                             |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Jack<br>Insertion/Removal<br>Detection         | Yes                                                                                                                                                           | Enabled when system_active and accdet_en are both 1.  Jack insertion latency set by jackdet_debounce (1 ms <> 1 s).                                                                                                                                                                                                                                     | Host notifiaction via e_jack_inserted and e_jack_removed IRQ events.                                                                                                                       |
| Jack Type<br>Detection                         | Yes - 3-pole / 4-<br>pole                                                                                                                                     | Jack type detection runs on insertion, duration set by jack_detect_rate. Host configurable microphone detection impendance threshold mic_det_thresh (100, 200, 500, 750 Ω). Optional host manual type override provided.                                                                                                                                | Host notification via  e_jack_detect_complete IRQ  event. jack_type_sts register  available for host readback ( 3- pole or 4-pole reported), data  is qualified by  e_jack_detect_complete |
| Pin Order<br>Detection                         | Yes -<br>CTIA/OMTP                                                                                                                                            | Detection with GND switching runs on insertion if a 4-pole jack is detected. Optional host manual pin order override provided.                                                                                                                                                                                                                          | Host notification via  e_jack_detect_complete IRQ event. register available for host readback (LRGM or LRMG reported), data is qualified by e_jack_detect_complete.                        |
| Button Press<br>Detection                      | Yes - press / release detection for A,B,C and D button impedances with +/- 1 % accuracy, as per Google Chromebook Headset Accessory Electrical Specification. | Button detection enable and frequency (2 ms<> 500 ms) set by button_config. Host controlled A_D_BUTTON_THRESH, D_B_BUTTON_THRESH, B_C_BUTTON_THRESH, and C_MIC_BUTTON_THRESH set the ADC voltage thresholds for button press impedance measurements = (RLOAD / (RLOAD + RMICBIAS))                                                                      | Host notification via e_button_*_pressed and e_button_*_released IRQ events, (where * = a/b/c/d). button_type_sts 8-bit ADC measurement result also available for host readback.           |
| Interrupt Reporting                            | Yes - single<br>dedicated h/w<br>interrupt line.                                                                                                              | All events are maskable and are 'Write 1 to clear'.                                                                                                                                                                                                                                                                                                     | Interrupt line asserted to host when any unmasked events are captured. Interrupt line is deasserted when all unmasked events have been cleared by host.                                    |
| MICBIAS Isolation                              | Yes - both on insertion and removal.                                                                                                                          | Host control when the MICBIAS rail can be enabled (requires V <sub>DD_MIC</sub> ) with micbias1_en. AAD will automatically enable the MICBIAS LDO following e_jack_detect_complete if jack_type_sts reports 4-pole. MICBIAS is auto-disabled, discharged and isolated on e_jack_removed to prevent audible artefacts on HPs during a fast jack removal. | micbias_up_sts available for<br>host readback to report<br>MICBIAS rail is up.                                                                                                             |
| HP_L Impedance<br>Measurement                  | Yes - supported<br>by DA7219 using<br>s/w controlled<br>sequence<br>following insertion.                                                                      | N/A                                                                                                                                                                                                                                                                                                                                                     | N/A                                                                                                                                                                                        |
| HP_L / HP_R to<br>GND when Device<br>Unpowered | Yes - supported<br>by DA7219 using<br>pulldown on HPs.                                                                                                        | N/A                                                                                                                                                                                                                                                                                                                                                     | N/A                                                                                                                                                                                        |





Figure 20: Signal Timing Diagram for the AAD Function

#### NOTE

V<sub>DD\_MIC</sub> must always be greater than V<sub>DD</sub>

### 11.5.2 Detection of Jack Insertion or Removal

Whenever a jack is inserted, a jack insertion event is flagged by e\_jack\_inserted = 1. Similarly, a jack removal event is flagged by e\_jack\_removed = 1. The presence or absence of a jack is recorded in jack\_insertion\_sts.

Any jack insertion will be detected, and is recorded by the setting of jack\_insertion\_sts. The register field jack\_insertion\_sts = 1 if a jack has been inserted, and jack\_insertion\_sts = 0 if no jack has been inserted.

Jack detection latency, that is, the time from an e\_jack\_inserted event to the point where e\_jack\_detect\_complete is asserted, is configurable using jack\_detect\_rate. The jack detection latency times are different for 3-pole and 4-pole jacks, and are listed in Table 35.

The JACKDET pin is designed to be pulled either HIGH or LOW on the insertion of the jack. If using an HPLDET type headset socket additional external circuitry is required.



Table 35: Jack Detection Latency Timings Controlled by jack\_detect\_rate.

| jack_detect_rate value | 3-pole jacks (ms) | 4-pole jacks (ms) |
|------------------------|-------------------|-------------------|
| 00                     | 32                | 64                |
| 01                     | 64                | 128               |
| 10                     | 128               | 256               |
| 11                     | 256               | 512               |

Debouncing is available on jack insertion and removal events. Debounce on jack insertion is specified using jackdet\_debounce, and on jack removal using jackdet\_rem\_deb. The debounce times are listed in Table 36 and Table 37.

**Table 36: Debounce Settings for Jack Insertion Events** 

| jackdet_debounce | Debounce Time (ms) |
|------------------|--------------------|
| 000              | 5                  |
| 001              | 10                 |
| 010              | 20 (default)       |
| 011              | 50                 |
| 100              | 100                |
| 101              | 200                |
| 110              | 500                |
| 111              | 1                  |

**Table 37: Debounce Settings for Jack Removal Events** 

| jackdet_rem_deb | Debounce Time (ms) |
|-----------------|--------------------|
| 00              | 1 (default)        |
| 01              | 5                  |
| 10              | 10                 |
| 11              | 20                 |

The jack insertion, jack removal, and jack complete interrupts can be masked using the register fields in the ACCDET\_IRQ\_MASK\_A register. The jack insertion interrupt is masked by setting m\_jack\_inserted = 1, the jack removal interrupt is masked by setting m\_jack\_removed = 1, and the jack detection complete interrupt is masked by setting m\_jack\_detect\_complete = 1. These masking fields mask the interrupt signals, but do not prevent updating of the event fields or the status fields previously described.

#### 11.5.3 Three-Pole or Four-Pole Jack Insertion

The type of jack inserted can be determined automatically by setting jack\_type\_det\_en = 1.

Once the jack insertion measurement has been completed, e\_jack\_detect\_complete = 1, the AAD determines whether a 3-pole or a 4-pole jack has been inserted. This is done by measuring the resistance between the SLEEVE and the RING2 pins.

- If the measured impedance is below the threshold setting, a 3-pole jack is deemed to have been inserted.
- If the resistance is above this threshold setting, a 4-pole jack is deemed to have been inserted.

If a mono 2-pole jack is inserted, the AAD will detect this as a 3-pole jack, but the 2-pole jack will work as designed, that is, as a mono output.



The threshold setting used to determine whether a 3-pole or a 4-pole jack has been inserted is set using mic\_det\_thresh. The settings are listed in Table 38.

Table 38: Resistance Threshold Settings for Three-Pole and Four-Pole Jack Determination

| mic_det_thresh | Resistance Threshold (Ω) |
|----------------|--------------------------|
| 00             | 200                      |
| 01             | 500 (default)            |
| 10             | 750                      |
| 11             | 1000                     |

Once the jack type has been successfully determined, the type of jack is recorded in jack\_type\_sts. A 3-pole jack is indicated by jack\_type\_sts = 0, and a 4-pole jack by jack\_type\_sts = 1.

The jack type status recorded in the register field jack\_type\_sts is not valid until the measurement has been completed. Measurement completion is indicated when e jack detect complete = 1.

The assertion of e\_jack\_detect\_complete indicates the completion of both the jack\_type\_sts measurement and the jack\_pin\_order\_sts measurement.

The measurement of the type of jack, which is performed automatically when jack\_type\_det\_en = 1, can be overridden if required. To do this, set jack\_type\_det\_en = 0 to prevent the measurement taking place, and then use the jack\_type\_force register field to force the jack type. A 3-pole jack is specified by setting jack\_type\_force = 0, and a 4-pole jack by setting jack\_type\_force = 1.

#### 11.5.4 Jack Pin Order Detection with Four-Pole Jacks

Two different polarities are widely used with 4-pole jacks. These are the CTIA tip-ring-ring-sleeve configuration of LEFT-RIGHT-GND-MIC, and the OMTP configuration of LEFT-RIGHT-MIC-GND.

If pin\_order\_det\_en = 1, the detection of jack configuration is performed automatically. The measurement of jack configuration can be overridden by setting pin\_order\_det\_en = 0, and using pin\_order\_force = 0 to specify the CTIA configurations. Setting pin\_order\_force = 1 specifies the OMTP configuration.

The jack configuration status recorded in the register field jack\_pin\_order\_sts is not valid until the measurement has been completed. Measurement completion is indicated when e\_jack\_detect\_complete = 1.

The assertion of e\_jack\_detect\_complete indicates the completion of both jack\_type\_sts and jack\_pin\_order\_sts measurements.

#### 11.5.5 Headphone Output and Line Output

The DA7219 can detect whether the output is a headphone (HP) or a line output. This is enabled by setting hptest\_en = 1.

The impedance is measured between HP\_L (or HP\_R) and the local GND connection on either SLEEVE or RING2 (depending on the jack configuration) to determine whether the output is to an HP or to a lineout. Impedance measurements below a pre-set threshold are deemed to be HP, and impedances above the threshold are line outputs.

The threshold value is set between 1 k $\Omega$  and 10 k $\Omega$  by setting hptest\_res\_sel appropriately. The threshold settings available are listed in Table 39.

The Tone Generator is used to develop a slow S-ramp of the signal amplitude at a frequency below the audible range on the HP outputs. The S-ramp profile is configurable for maximum flexibility.

The device monitors the current drawn by the HP amps during this process, and reports back the load as either above or below the threshold level. The accuracy of the measurement is ±40 %.

The host AP must control the test by:

1. Programming the S-ramp profile



- 2. Initializing the DA7219 signal path and outputs
- 3. Initiating the S-ramp function
- 4. Reading back the impedance detection status register for the load condition

Table 39: Resistance Threshold Settings for Headphone and Lineout Determination

| hptest_res_sel Setting | Test Threshold Impedance (kΩ) |
|------------------------|-------------------------------|
| 00                     | 1.0                           |
| 01                     | 2.5                           |
| 10                     | 5.0                           |
| 11                     | 10.0                          |

The result of the headphone threshold test is stored in hptest\_comp.

#### 11.5.6 Detection of Buttons

After successful detection of the insertion of a 4-pole jack (e\_jack\_detect\_complete = 1 and jack\_type\_sts = 1), the DA7219 will move to the button detect state, where polling is carried out for button presses. If a button is pressed while MICBIAS is off, the DA7219 can only detect that a button has been pressed, and cannot distinguish between the buttons. On detecting a button press, the DA7219 can identify all buttons as defined in the Android Wired Audio Headset Specification (v1.1) when MICBIAS is present.

The Android Wired Audio Headset Specification (v1.1) specifies the impedance associated with any button press. The impedance is measured between the MIC and GND.

While any of the four possible buttons is being pressed, any further button presses are ignored. Only after the first button has been released can a second or subsequent button press be detected.



Figure 21: Measuring the Impedance of a Button Press



The Android Wired Audio Headset Specification (v1.1) stipulates the functions and names of the four possible buttons on a headset. These are listed in Table 40.

Table 40: Button Names and Functions in Android Devices

| Button     | Function                                                                           |
|------------|------------------------------------------------------------------------------------|
| Function A | Play, pause, or hook (short press) Trigger assist (long press) Next (double-press) |
| Function B | Volume +                                                                           |
| Function C | Volume -                                                                           |
| Function D | Google voice search feature                                                        |

Headsets with only one button must implement Function A.

Headsets with multiple buttons must implement functions according to the following patterns:

- Two functions: Functions A and D
- Three functions: Functions A, B, and C
- Four functions: Functions A, B, C, and D

Whenever a button is pressed, a button press event is flagged by e\_button\_<a|b|c|d>\_pressed = 1.

Similarly, a button release event is flagged by e\_button\_<a|b|c|d>\_released = 1.

The measured impedance of the last button press is recorded in button\_type\_sts. The impedance measurements can be averaged using button\_average. Averaging in this manner provides greater immunity to spurious measurements caused by noise, but at a cost of consuming more power and of increasing the measurement latency (every extra measurement used in the averaging takes approximately 1 ms to perform). The number of measurements that are used in the averaging are listed in Table 41.

Table 41: Setting the Number of Measurements Used in Averaging

| button_average Setting | Number of Measurements Used in Averaging |
|------------------------|------------------------------------------|
| 00                     | 1                                        |
| 01                     | 2                                        |
| 10                     | 4                                        |
| 11                     | 8                                        |

The button press interrupts can be masked by asserting the register fields m\_button\_<a|b|c|d>\_pressed. The button released interrupts can be masked by setting m\_button\_<a|b|c|d>\_released = 1. These masking fields mask the interrupt signals, but do not prevent updating of the event fields or the status fields previously described.

The impedance threshold between Button A and Button D is specified via A\_D\_BUTTON\_THRESH, and is specified as (RLOAD / RLOAD + RMICBIAS).

Similarly, the impedance threshold between Button D and Button B is specified using D\_B\_BUTTON\_THRESH, and is specified in the same manner ( $R_{LOAD} / R_{LOAD} + R_{MICBIAS}$ ). The impedance threshold between Button B and Button C is specified using B\_C\_BUTTON\_THRESH, and is specified in the same manner ( $R_{LOAD} / R_{LOAD} + R_{MICBIAS}$ ).

The impedance threshold between Button C and MIC is specified using C\_MIC\_BUTTON\_THRESH and is again specified in the same manner ( $R_{LOAD} / R_{LOAD} + R_{MICBIAS}$ ).

The time between the periodic button press measurements is specified using button\_config. The inter-measurement period can be between 2 ms and 500 ms.



The button\_config register is only active after a 4-pole jack has been detected. Setting button\_config = 0 also disables the button measurements.

### 11.6 Clocking

The internal system clock (SYSCLK) from which all other clocks are derived is always at one of two possible frequencies:

- 12.288 MHz for SR from the 48 kHz family (8, 12, 16, 24, 32, 48, 96 kHz)
- 11.2896 MHz for SR from the 44.1 kHz family (11.025, 22.05, 44.1, 88.2 kHz).

DA7219 can run with or without an applied MCLK. If no MCLK is applied, the internal reference oscillator will clock the device. However when using the DAI an MCLK must be provided and correctly configured.

The DA7219 contains a phase-locked loop (PLL), which supports a range of clocking modes and input clock (MCLK) frequencies.

#### **11.6.1** MCLK Input

MCLK is the master clock input which must be in the range of 2 MHz to 54 MHz.

MCLK can be applied as a full-amplitude square wave, or as a low-amplitude sine wave if the MCLK squarer circuit has been enabled. The clock squarer circuit is enabled by writing pll\_mclk\_sqr\_en = 1. This clock squarer allows a sine wave or other low amplitude clock (down to 300 mVpp) to be applied to the chip. The MCLK input is AC coupled on chip when using the clock squarer mode.

#### 11.6.1.1 MCLK Detection

A clock detection circuit will set bit [0] of pll\_srm\_status = 1 whenever the applied MCLK frequency is above the minimum detection frequency of approximately 1 MHz. Whenever this bit is high, the MCLK signal is selected as the clock input to the PLL.

#### 11.6.2 Audio Reference Oscillator

For best audio performance, a system clock within the specified range is required. The DA7219 codec has an internal reference oscillator that provides the system clock when there is no valid MCLK signal.

The reference oscillator is automatically enabled whenever the codec is in ACTIVE mode and the MCLK frequency is below the minimum frequency of 1 MHz. When the codec enters STANDBY mode, the oscillator is automatically disabled to save power.

#### 11.6.3 PLL Bypass Mode

If an MCLK signal at 11.2896/12.288 MHz or 22.5792/24.576 MHz or 45.1584/49.152 MHz is available, the PLL is not required and should be disabled to save power. PLL bypass mode is activated by setting pll\_mode = 00.

In this mode the PLL is bypassed and an audio frequency clock is applied to the MCLK pin of the codec. The required clock frequency depends on the sample rate at which the audio DACs and ADCs are operating. These clock frequencies are summarized in Table 42 for the range of DAC and ADC sample rates that can be configured using the SR register.

Table 42: Sample Rate Control Register and Corresponding System Clock Frequency

| Sample Rate, FS (kHz) | SR Register | System Clock Frequency (MHz) |
|-----------------------|-------------|------------------------------|
| 8                     | 0001        | 12.288                       |
| 11.025                | 0010        | 11.2896                      |
| 12                    | 0011        | 12.288                       |



| 16    | 0101 | 12.288  |  |
|-------|------|---------|--|
| 22.05 | 0110 | 11.2896 |  |
| 24    | 0111 | 12.288  |  |
| 32    | 1001 | 12.288  |  |
| 44.1  | 1010 | 11.2896 |  |
| 48    | 1011 | 12.288  |  |
| 88.2  | 1110 | 11.2896 |  |
| 96    | 1111 | 12.288  |  |

If digital playback or record is required in bypass mode then the MCLK frequency should be set to 11.2896/12.288 MHz, or to 22.5792/24.576 MHz, or to 45.1584/49.152 MHz and pll\_indiv should be programmed accordingly.

If no valid MCLK is detected, the output of the internal reference oscillator is used instead. However in this case only analog bypass paths may be used.

#### 11.6.4 PLL Normal Mode (DAI Master)

The DA7212 contains a phase locked loop (PLL) that can be used to generate the required 11.2896 MHz or 12.288 MHz internal system clock when a frequency of between 2 MHz and 54 MHz is applied to MCLK. This allows sharing of clocks between devices in an application, reducing total system cost. For example, the codec may operate from a common 13 MHz or 19.2 MHz system clock frequency.

The PLL is enabled by asserting pll\_mode = 01. Once the PLL is enabled and has achieved phase lock, PLL bypass mode is disabled, and the output of the PLL is used as the system clock.

The PLL input divider register (pll\_indiv) is used to reduce the PLL reference frequency to the usable range of 2 MHz to 54 MHz as shown in Table 43, this reduces the PLL reference frequency according to the following equation:

FREF = FMCLK ÷ N

**Table 43: PLL Input Divider** 

| MCLK Input Frequency (MHz) | Input Divider, (÷N) | pll_indiv Register (0x27 [3:2]) |
|----------------------------|---------------------|---------------------------------|
| 2 – 5                      | ÷1                  | 000                             |
| 5 – 10                     | ÷2                  | 001                             |
| 10 – 20                    | ÷4                  | 010                             |
| 20 – 40                    | ÷8                  | 011                             |
| 40 – 54                    | ÷16                 | 100                             |

The value of the PLL feedback divider is used to set the voltage controlled oscillator (VCO) frequency to eight times the required system clock frequency (see Table 37).

#### FVCO = FREF × PLL feedback divider

The value of the PLL feedback divider is an unsigned number in the range of 0 to 128. It consists of seven integer bits and 13 fractional bits split across three registers:

- PLL INTEGER holds the seven integer bits
- PLL\_FRAC\_TOP holds the top bits (MSB) of the fractional part of the divisor
- PLL\_FRAC\_BOT holds the bottom bits (LSB) of the fractional part of the divisor

© 2021 Renesas Electronics



#### 11.6.5 Example Calculation of the Feedback Divider Setting

A codec is operating with Fs (sample rate) = 48 kHz and a reference input clock frequency of 12.288 MHz. The required output frequency = 98.304 MHz.

The reference clock input = 12.288 MHz, which falls in the range 10 MHz to 20 MHz, so pll\_indiv will be set to 0b010 (dividing the reference input frequency by four, see Table 43.

The formula for calculating the feedback divider is:

Feedback divider (F) = (VCO output frequency \* input divider (pll indiv)) / reference input clock

Feedback divider = (98.304 \* 4) / 12.288 = 32

#### So

- pll\_fbdiv\_integer (holding the seven integer bits) = 0x20
- pll\_fbdiv\_frac\_top (holding the top bits (MSB) of the fractional part of the divisor) = 0x00
- pll\_fbdiv\_frac\_bot (holding the bottom bits (LSB) of the fractional part of the divisor) = 0x00

Table 44 shows example register settings that will configure the PLL when using a 13 MHz, 15 MHz or 19.2 MHz clock. Any MCLK input frequency between 2 MHz and 54 MHz is supported. pll\_indiv must be used to reduce the PLL reference frequency to the usable range of 2 MHz to 5 MHz as shown in Table 43.

**Table 44: Example PLL Configurations** 

| MCLK input<br>frequency (MHz) | System clock frequency (MHz) | pll_mode<br>register | PLL_FRAC_TOP register | PLL_FRAC_BOT register |
|-------------------------------|------------------------------|----------------------|-----------------------|-----------------------|
| 13                            | 11.2896                      | 0x01                 | 0x19                  | 0x45                  |
| 13                            | 12.288                       | 0x01                 | 0x07                  | 0xEA                  |
| 15                            | 11.2896                      | 0x01                 | 0x02                  | 0xB4                  |
| 15                            | 12.288                       | 0x01                 | 0x06                  | 0xDC                  |
| 19.2                          | 11.2896                      | 0x01                 | 0x1A                  | 0x1C                  |
| 19.2                          | 12.288                       | 0x01                 | 0x0F                  | 0x5C                  |

#### 11.6.6 PLL SRM Mode (DAI Slave)

SRM mode enables the PLL output clock to be synchronized to the incoming WCLK signal on the DAI. The SRM PLL mode is enabled by setting pll\_mode = 10.

When using the DAI in slave mode with the SRM enabled, removing and re-applying the DAI interface word clock WCLK may cause the PLL lock to be lost. To re-lock the PLL it is recommended that you disable the SRM (pll\_mode = 00), reset the PLL by re-writing to register PLL\_INTEGER, and then re-enable the SRM (pll\_mode = 10) after the DAI WCLK has been reapplied.

When switching sample rates between 44.1 kHz and 48 kHz (or between the multiples of these sample rates), SRM must be disabled and then re-enabled using register bit pll\_mode.



#### 11.7 Reference Generation

#### 11.7.1 Voltage References

The audio circuits use supply-derived references of 0.45\*V<sub>DD</sub> (VMID) and 0.9\*V<sub>DD</sub> (DACREF). There is also a bandgap-derived fixed voltage reference of 1.2 V (VREF). All three voltage references require off-chip decoupling capacitors (see Appendix B.6).

Both VREF and VMID are automatically enabled whenever the device enters ACTIVE mode. They are automatically disabled when entering STANDBY mode.

The VMID reference comes from a high-resistance voltage divider, which combines with the decoupling capacitor to create a large RC (resistance-capacitance) time constant. This ensures a noise-free VMID reference.

To minimize start-up time, set vmid\_fast\_charge = 1. This enables a low resistance path to charge the decoupling capacitor faster.

Fast charge (vmid\_fast\_charge) must be disabled after start-up as it will increase the noise on the VMID reference.

The bandgap reference VREF also takes time to charge its decoupling capacitor, but an internal timer ensures that no circuit that requires VREF is enabled until VREF has reached 1.2 V.

The DACREF voltage reference is produced from VMID by a times-two buffer so is capable of charging its decoupling capacitor quickly.

#### 11.7.2 Bias Currents

DA7219 has a master bias current generation block, enabled by default, controlled using the bias\_en bit. Each subsystem has its own local current generation block, which is automatically enabled whenever any of its subblocks are enabled.

### 11.7.3 Voltage Levels

#### 11.7.3.1 IO Voltage Level

The digital input/output pins can be set to operate in either a high voltage (2.5 V to 3.6 V) or low voltage (1.5 V to 2.5 V) range using the io\_voltage\_level bit. See Table 45.

#### **Table 45: IO Voltage Level Setting**

| io_voltage_level Setting | Digital I/O Voltage Range (V) |
|--------------------------|-------------------------------|
| 0                        | 2.5 to 3.6                    |
| 1                        | 1.2 to 2.5                    |

#### 11.8 I<sup>2</sup>C Control Interface

DA7219 is completely software-controlled from the host by registers accessed via an  $I^2C$  compliant serial control interface. Data is shifted into or out of the DA7219 under the control of the host processor, which also provides the serial clock.

The I²C clock is supplied by the SCL line and the bidirectional I²C data is carried by the SDA line. The I²C interface is open-drain supporting multiple devices on a single line. The bus lines have to be pulled HIGH by external pull-up resistors (1 k $\Omega$  to 20 k $\Omega$  range). The attached devices only drive the bus lines LOW by connecting them to ground. This means that two devices cannot conflict if they drive the bus simultaneously.



Table 46: Device I<sup>2</sup>C Slave Addresses

| Register cif_i2c_addr_cfg | Device I <sup>2</sup> C Address |
|---------------------------|---------------------------------|
| 00                        | 0x18                            |
| 01                        | 0x19                            |
| 10                        | 0x1A (default)                  |
| 11                        | 0x1B                            |

In Standard/Fast mode the highest frequency of the bus is 1 MHz. The exact frequency can be determined by the application and does not have any relation to the DA7219 internal clock signals. DA7219 will follow the host clock speed within the described limitations and does not initiate any clock arbitration or slow-down.

In High-Speed mode the maximum frequency of the bus can be increased up to 3.4 MHz. This mode is supported if the SCL line is driven with a push-pull stage from the host and if the host enables an external 3 mA pull-up at the SDA pin to decrease the rise time of the data. In this mode the SDA line on DA7219 is able to sink up to 12 mA. In all other respects the High-Speed mode behaves as the Standard/Fast mode. Communication on the I<sup>2</sup>C bus always takes place between two devices, one acting as the master and the other as the slave. The DA7219 will only operate as a slave. The I<sup>2</sup>C interface has direct access to the whole register map of the DA7219.



Figure 22: Schematic of the I<sup>2</sup>C Control Interface Bus

All data is transmitted across the I<sup>2</sup>C bus in groups of eight bits. To send a bit the SDA line is driven to the intended state while the SCL is LOW (a LOW on SCL indicates a zero bit). Once the SDA has settled, the SCL line is brought HIGH and then LOW. This pulse on SCL clocks the SDA bit into the receiver's shift register.

A two byte serial protocol is used containing one byte for address and one byte for data. Data and address transfer is transmitted MSB first for both read and write operations. All transmission begins with the START condition from the master while the bus is in the IDLE state (the bus is free). It is initiated by a HIGH to LOW transition on the SDA line while the SCL is in the HIGH state (a STOP condition is indicated by a LOW to HIGH transition on the SDA line while the SCL line is in the HIGH state).



Figure 23: I<sup>2</sup>C START and STOP Conditions



The I<sup>2</sup>C bus is monitored by DA7219 for a valid slave address whenever the interface is enabled. It responds with an Acknowledge immediately when it receives its own slave address. The Acknowledge is done by pulling the SDA line LOW during the following clock cycle (white blocks marked with 'A' in Figure 24 to Figure 28).

The protocol for a register write from master to slave consists of a START condition, a slave address with read/write bit and the 8-bit register address followed by 8 bits of data terminated by a STOP condition (DA7219 responds to all bytes with Acknowledge). This is illustrated in Figure 24



Figure 24: I<sup>2</sup>C Byte Write (SDA line)

When the host reads data from a register it first has to write access DA7219 with the target register address and then read access DA7219 with a repeated START, or alternatively a second START condition. After receiving the data the host sends a Not Acknowledge (NAK) and terminates the transmission with a STOP condition:



Figure 25: Examples of the I<sup>2</sup>C Byte Read (SDA line)

Consecutive (Page) Read-Out mode (cif\_i2c\_write\_mode = 0) is initiated from the master by sending an Acknowledge instead of Not Acknowledge (NAK) after receipt of the data word. The I²C control block then increments the address pointer to the next I²C address and sends the data to the master. This enables an unlimited read of data bytes until the master sends an NAK directly after the receipt of data, followed by a subsequent STOP condition. If a non-existent I²C address is read out, the DA7219 will return code zero.



Figure 26: Examples of I<sup>2</sup>C Page Read (SDA line)

In Page mode the slave address after Sr (Repeated START condition) must be the same as the previous slave address.

Consecutive (Page) Write mode (cif\_i2c\_write\_mode = 0) is supported if the master sends several data bytes following a slave register address. The I<sup>2</sup>C control block then increments the address



pointer to the next I<sup>2</sup>C address, stores the received data and sends an Acknowledge until the master sends the STOP condition.



Figure 27: I<sup>2</sup>C Page Write (SDA line)

An alternative Repeated-Write mode that uses non-consecutive slave register addresses is available using the cif\_i2c\_write\_mode register. In this Repeat Mode (cif\_i2c\_write\_mode = 1), the slave can be configured to support a host's repeated write operations into several non-consecutive registers. Data is stored at the previously received register address. If a new START or STOP condition occurs within a message, the bus returns to Idle mode. This is illustrated in Figure 28.



Figure 28: I<sup>2</sup>C Repeated Write (SDA line)

In Page mode (cif\_i2c\_write\_mode = 0), both Page mode reads and writes using auto-incremented addresses, and Repeat mode reads and writes using non auto-incremented addresses, are supported. In Repeat mode (cif\_i2c\_write\_mode = 1) however, only Repeat mode reads and writes are supported.



### 11.9 Digital Audio Interface

DA7219 provides one DAI to input DAC data or to output ADC data. It is enabled by asserting dai\_en. The DSP provides flexible routing options allowing each interface to be connected to different signal paths as desired in each application.

The DAI consists of a four-wire serial interface, with bit clock (BCLK), word clock (WCLK), data in (DATIN) and data out (DATOUT) pins. Both master and slave clock modes are supported by the DA7219. Master mode is enabled by setting register dai\_clk\_en = 1. In Master mode, the bit clock and word clock signals are outputs from the codec. In Slave mode these are inputs to the codec.



Figure 29: Master Mode (dai clk en = 1)



Figure 30: Slave Mode (dai clk en = 0)

The internal serialized DAI data is 24 bits wide. Serial data that is not 24 bits wide is either shortened or zero-filled at input to, or at output from, the DAI's internal 24-bit data width. The serial data word length can be configured to be 16, 20, 24 or 32 bits wide using the dai\_word\_length register bits.

Four different data formats are supported by the DAI. The data format is determined by the setting of the dai\_format register bits.

The internal serialized DAI data is 24 bits wide. Serial data that is not 24 bits wide is either shortened or zero-filled at input to, or at output from, the DAI's internal 24-bit data width. The serial data word length can be configured to be 16, 20, 24 or 32 bits wide using the dai\_word\_length register bits.

Four different data formats are supported by the DAI. The data format is determined by the setting of the dai\_format register bits:

- 00 = I<sup>2</sup>S mode
- 01 = Left justified mode
- 10 = Right justified mode
- 11 = DSP mode



Time division multiplexing (TDM) is available in any of these modes to support the case where multiple devices are communicating simultaneously on the same bus. TDM is enabled by asserting the dai\_tdm\_mode\_en bit.

#### 11.9.1 DAI Channels

The DAI supports one or two channels, even in non-TDM modes. The number of channels required is specified by setting dai ch num which controls the position of the channels.

In TDM mode, each of the two channels can be individually enabled using the dai\_tdm\_ch\_en register.

#### 11.9.2 I<sup>2</sup>S Mode

In I<sup>2</sup>S mode (dai\_format = 0), the MSB of the left channel is valid on the second rising edge of the bit clock after the falling edge of the word clock. The MSB of the right channel is valid on the second rising edge of the bit clock after the rising edge of the word clock.



Figure 31: I<sup>2</sup>S Mode

#### 11.9.3 Left Justified Mode

In left-justified mode (dai\_format = 1), the MSB of the right channel is valid on the rising edge of the bit clock following the falling edge of the word clock. The MSB of the left channel is valid on the rising edge of the bit clock following the rising edge of the word clock.



Figure 32: Left Justified Mode

### 11.9.4 Right Justified Mode

In right-justified mode (dai\_format = 2), the LSB of the left channel is valid on the rising edge of the bit clock preceding the falling edge of word clock. The LSB of the right channel is valid on the rising edge of the bit clock preceding the rising edge of the word clock.



Figure 33: Right Justified Mode

© 2021 Renesas Electronics



#### 11.9.5 **DSP Mode**

In DSP mode (dai\_format = 3), the rising edge of the word clock starts the data transfer with the left channel data first and immediately followed by the right channel data. Each data bit is valid on the falling edge of the bit clock.





Figure 34 DSP Mode



# 12 Register Definitions

### Table 47: Register map accdet\_cad\_00 page 0

| Address<br>Name                      | 7                                                                                                 | 6                       | 5                       | 4                          | 3                       | 2                          | 1                      | 0                      |
|--------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------|-------------------------|----------------------------|-------------------------|----------------------------|------------------------|------------------------|
| Register Page 0                      |                                                                                                   |                         |                         |                            |                         |                            |                        |                        |
| 0x000000C0<br>ACCDET_STAT<br>US_A    |                                                                                                   | Reserved                |                         |                            | micbias_up_<br>sts      | jack_pin_order<br>_sts     | jack_type_st<br>s      | jack_insertio<br>n_sts |
| 0x000000C1<br>ACCDET_STAT<br>US_B    |                                                                                                   |                         |                         | button_                    | type_sts                |                            |                        |                        |
| 0x000000C2<br>ACCDET_IRQ_<br>EVENT_A |                                                                                                   |                         | Reserved                |                            |                         | e_jack_detect_<br>complete | e_jack_remo<br>ved     | e_jack_insert<br>ed    |
| 0x000000C3<br>ACCDET_IRQ_<br>EVENT_B | e_button_a_r eleased e_button_c_r eleased eleased eleased eleased eleased eleased eleased eleased |                         |                         | e_button_c_pre<br>ssed     | e_button_b_<br>pressed  | e_button_a_<br>pressed     |                        |                        |
| 0x000000C4<br>ACCDET_IRQ_<br>MASK_A  | Reserved                                                                                          |                         |                         | m_jack_detect_<br>complete | m_jack_remo<br>ved      | m_jack_inser<br>ted        |                        |                        |
| 0x000000C5<br>ACCDET_IRQ_<br>MASK_B  | m_button_a_r<br>eleased                                                                           | m_button_b_r<br>eleased | m_button_c_r<br>eleased | m_button_d_r<br>eleased    | m_button_d_<br>pressed  | m_button_c_pr<br>essed     | m_button_b_<br>pressed | m_button_a_<br>pressed |
| 0x000000C6<br>ACCDET_CON<br>FIG_1    | pin_order_det<br>_en                                                                              | jack_type_det<br>_en    | mic_del                 | t_thresh                   | button_config accdet_en |                            |                        | accdet_en              |
| 0x000000C7<br>ACCDET_CON<br>FIG_2    | jackdet_                                                                                          | rem_deb                 | jack_det                | tect_rate                  | jackdet_debounce        |                            |                        | accdet_paus<br>e       |
| 0x000000C8<br>ACCDET_CON<br>FIG_3    |                                                                                                   |                         |                         | A_D_BUTT(                  | ON_THRESH               |                            |                        |                        |
| 0x000000C9<br>ACCDET_CON<br>FIG_4    |                                                                                                   |                         |                         | D_B_BUTT(                  | ON_THRESH               |                            |                        |                        |
| 0x000000CA<br>ACCDET_CON<br>FIG_5    |                                                                                                   |                         |                         | B_C_BUTT(                  | ON_THRESH               |                            |                        |                        |
| 0x000000CB<br>ACCDET_CON<br>FIG_6    |                                                                                                   | C_MIC_BUTTON_THRESH     |                         |                            |                         |                            |                        |                        |
| 0x000000CC<br>ACCDET_CON<br>FIG_7    | Reserved jack_type_for pin_                                                                       |                         |                         | pin_order_for<br>ce        | adc_1_                  | bit_repeat                 | button_                | average                |
| 0x000000CD<br>ACCDET_CON<br>FIG_8    |                                                                                                   | Reserved                |                         | hptest_comp                | Reserved                | hptest_r                   | es_sel                 | hptest_en              |



### Table 48: ACCDET\_STATUS\_A (Page 0: 0x000000C0)

| Bit | Mode | Symbol             | Description                                                                                                                                                                                                                                                                    | Reset |
|-----|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3   | R    | micbias_up_sts     | Status of the microphone supply rail MICBIAS  0 = MICBIAS off 1 = MICBIAS on  MICBIAS is enabled automatically when a 4-pole jack is inserted                                                                                                                                  | 0x0   |
| 2   | R    | jack_pin_order_sts | Status of the jack pin-order detection. Pins are measured in Tip-Ring1-Ring2-Sleeve order.  0 = LRGM (CTIA format) 1 = LRMG (OMTP format)  The data in this bit field is only valid after the e_jack_detect_complete event has fired, that is, once e_jack_detect_complete = 1 | 0x0   |
| 1   | R    | jack_type_sts      | Status of the jack-type detection.  0 = 3-pole jack detected 1 = 4-pole jack detected  The data in this bit field is only valid after the e_jack_detect_complete event has fired, that is, once e_jack_detect_complete = 1                                                     | 0x0   |
| 0   | R    | jack_insertion_sts | Jack insertion status  0 = No jack is present  1 = Jack is present                                                                                                                                                                                                             | 0x0   |

### Table 49: ACCDET\_STATUS\_B (Page 0: 0x000000C1)

| Bit | Mode | Symbol          | Description                                                   | Reset |
|-----|------|-----------------|---------------------------------------------------------------|-------|
| 7:0 | R    | button_type_sts | The last measured 8-bit button impendance value from the ADC. | 0x0   |

### Table 50: ACCDET\_IRQ\_EVENT\_A (Page 0: 0x000000C2)

| Bit | Mode | Symbol                     | Description                                                                                                                                                                                                                      | Reset |
|-----|------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2   | R    | e_jack_detect_compl<br>ete | Jack detection IRQ event field. This is asserted once the jack detection has completed. This is a 'write 1 to clear' field.  jack_type_sts and jack_pin_order_sts status bits are only valid after this event has been asserted. | 0x0   |
| 1   | R    | e_jack_removed             | Jack removal IRQ event field. This is asserted when a jack is removed. This is a 'write 1 to clear' field.                                                                                                                       | 0x0   |



| Bit | Mode | Symbol          | Description                                                                                                   | Reset |
|-----|------|-----------------|---------------------------------------------------------------------------------------------------------------|-------|
| 0   | R    | e_jack_inserted | Jack insertion IRQ event field. This is asserted when a jack is inserted. This is a 'write 1 to clear' field. | 0x0   |

### Table 51: ACCDET\_IRQ\_EVENT\_B (Page 0: 0x000000C3)

| Bit | Mode | Symbol              | Description                                                                                                       | Reset |
|-----|------|---------------------|-------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R    | e_button_a_released | Button A release IRQ event field. This is asserted when Button A is released. This is a 'write 1 to clear' field. | 0x0   |
| 6   | R    | e_button_b_released | Button B release IRQ event field. This is asserted when Button B is released. This is a 'write 1 to clear' field. | 0x0   |
| 5   | R    | e_button_c_released | Button C release IRQ event field. This is asserted when Button C is released. This is a 'write 1 to clear' field. | 0x0   |
| 4   | R    | e_button_d_released | Button D release IRQ event field. This is asserted when Button D is released. This is a 'write 1 to clear' field. | 0x0   |
| 3   | R    | e_button_d_pressed  | Button D press IRQ event field. This is asserted when Button D is pressed. This is a 'write 1 to clear' field.    | 0x0   |
| 2   | R    | e_button_c_pressed  | Button C press IRQ event field. This is asserted when Button C is pressed. This is a 'write 1 to clear' field.    | 0x0   |
| 1   | R    | e_button_b_pressed  | Button B press IRQ event field. This is asserted when Button B is pressed. This is a 'write 1 to clear' field.    | 0x0   |
| 0   | R    | e_button_a_pressed  | Button A press IRQ event field. This is asserted when Button A is pressed. This is a 'write 1 to clear' field.    | 0x0   |

### Table 52: ACCDET\_IRQ\_MASK\_A (Page 0: 0x000000C4)

| Bit | Mode  | Symbol                     | Description                                                              | Reset |
|-----|-------|----------------------------|--------------------------------------------------------------------------|-------|
| 2   | R/W   | m_jack_detect_comp<br>lete | Interrupt mask for e_jack_detect_complete                                | 0x0   |
|     |       |                            | 0 = Jack detection IRQ is not masked 1 = Jack detection IRQ is masked    |       |
| 1   | R/W   | m_jack_removed             | Interrupt mask for e_jack_removed                                        | 0x0   |
| '   | IN/VV | III_jack_removed           | Interrupt mask for e_jack_removed                                        | UXU   |
|     |       |                            | 0 = Jack removal IRQ is not masked<br>1 = Jack removal IRQ is masked     |       |
| 0   | R/W   | m_jack_inserted            | Interrupt mask for e_jack_inserted                                       | 0x0   |
|     |       |                            | 0 = Jack insertion IRQ is not masked<br>1 = Jack insertion IRQ is masked |       |



Table 53: ACCDET\_IRQ\_MASK\_B (Page 0: 0x000000C5)

| Bit | Mode | Symbol             | Description                                                                  | Reset |
|-----|------|--------------------|------------------------------------------------------------------------------|-------|
| 7   | R/W  | m_button_a_release | Interrupt mask for e_button_a_released                                       | 0x0   |
|     |      |                    | 0 = Button A release IRQ is not masked<br>1 = Button A release IRQ is masked |       |
| 6   | R/W  | m_button_b_release | Interrupt mask for e_button_b_released                                       | 0x0   |
|     |      |                    | 0 = Button B release IRQ is not masked<br>1 = Button B release IRQ is masked |       |
| 5   | R/W  | m_button_c_release | Interrupt mask for e_button_c_released                                       | 0x0   |
|     |      |                    | 0 = Button C release IRQ is not masked<br>1 = Button C release IRQ is masked |       |
| 4   | R/W  | m_button_d_release | Interrupt mask for e_button_d_released                                       | 0x0   |
|     |      |                    | 0 = Button D release IRQ is not masked<br>1 = Button D release IRQ is masked |       |
| 3   | R/W  | m_button_d_pressed | Interrupt mask for e_button_d_pressed                                        | 0x0   |
|     |      |                    | 0 = Button D press IRQ is not masked<br>1 = Button D press IRQ is masked     |       |
| 2   | R/W  | m_button_c_pressed | Interrupt mask for e_button_c_pressed                                        | 0x0   |
|     |      |                    | 0 = Button C press IRQ is not masked<br>1 = Button C press IRQ is masked     |       |
| 1   | R/W  | m_button_b_pressed | Interrupt mask for e_button_b_pressed                                        | 0x0   |
|     |      |                    | 0 = Button B press IRQ is not masked<br>1 = Button B press IRQ is masked     |       |
| 0   | R/W  | m_button_a_pressed | Interrupt mask for e_button_a_pressed                                        | 0x0   |
|     |      |                    | 0 = Button A press IRQ is not masked<br>1 = Button A press IRQ is masked     |       |

Table 54: ACCDET\_CONFIG\_1 (Page 0: 0x000000C6)

| Bit | Mode | Symbol           | Description                                                                                                                                                                     | Reset |
|-----|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | pin_order_det_en | Controls detection of the pin order on insertion of a 4-pole jack  0 = Pin order is determined by the setting of the pin_order_force register field when jack_type_sts = 4-pole | 0x1   |
|     |      |                  | 1 = Pin order detection ( LRGM / LRMG ) runs on insertion of a 4-pole Jack                                                                                                      |       |



| Bit | Mode | Symbol           | Description                                                                                                                                                                                                                                                                                                                                           | Reset |
|-----|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 6   | R/W  | jack_type_det_en | Controls detection of the type of jack (3-pole without a mic or 4-pole with a mic) when a jack is inserted  0 = The type of jack (3-pole or 4-pole) is determined by the setting of the jack_type_force register field  1 = Jack type detection runs on jack insertion to determine jack type (3-pole with no mic, or 4-pole with a mic)              | 0x1   |
| 5:4 | R/W  | mic_det_thresh   | Impedance threshold for MIC detection measurement. If SLEEVE to RING2 impedance is below the threshold specified here, jack_type_sts is set to 0 (3-pole). If SLEEVE to RING2 impedance is above the threshold specified here, jack_type_sts is set to 1 (4-pole). $00 = 200~\Omega$ $01 = 500~\Omega~(default)$ $10 = 750~\Omega$ $11 = 1000~\Omega$ | 0x1   |
| 3:1 | R/W  | button_config    | Specifies the time between the periodic button- press measurements when jack_type_sts = 1 (4- pole).  000 = Disabled 001 = 2 ms 010 = 5 ms 011 = 10 ms (default) 100 = 50 ms 101 = 100 ms 110 = 200 ms 111 = 500 ms                                                                                                                                   | 0x3   |
| 0   | R/W  | accdet_en        | Controls accessory detection  0 = Accessory detection is disabled  1 = Accessory detection is enabled  The ACCDET analog components require master bias to be enabled before enabling the digital block                                                                                                                                               | 0x0   |

### Table 55: ACCDET\_CONFIG\_2 (Page 0: 0x000000C7)

| Bit | Mode | Symbol          | Description                                                                                      | Reset |
|-----|------|-----------------|--------------------------------------------------------------------------------------------------|-------|
| 7:6 | R/W  | jackdet_rem_deb | Control of the JACKDET deassertion debounce  00 = 1 ms (default) 01 = 5 ms 10 = 10 ms 11 = 20 ms | 0x0   |



| Bit | Mode | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset |
|-----|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 5:4 | R/W  | jack_detect_rate | Controls the jack-detection latency time, that is, the time from assertion of e_jack_insertion to assertion of e_jack_detect_complete  3-pole jack: 00 = 32 ms 01 = 64 ms 10 = 128 ms 11 = 256 ms (default)  4-pole jack: 00 = 64 ms 01 = 128 ms 10 = 256 ms 11 = 512 ms (default)  Latency time is altered by changing the ramp rate of the MICDET current during jack type and pin order detection.                                                                                                                                                                                                                               | 0x3   |
| 3:1 | R/W  | jackdet_debounce | Control of the JACKDET assertion debounce  0 = 5 ms 1 = 10 ms 2 = 20 ms (default) 3 = 50 ms 4 = 100 ms 5 = 200 ms 6 = 500 ms 7 = 1 s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x2   |
| 0   | R/W  | accdet_pause     | Pauses the periodic button checking within the accessory detection function. This allows you to reconfigure the button measurements or to change MICBIAS or both.  0 = No effect 1 = Pauses the periodic button checking within the accessory detection block  The difference between pausing by asserting this register field and disabling the accessory detection function entirely (accdet_en = 0) is that pausing allows for dynamic reconfiguration of the button measurements. When paused, DA7219 will still respond to new removal or insertion events whereas when disabled, no insertion or removal events are detected. | 0x0   |



Table 56: ACCDET\_CONFIG\_3 (Page 0: 0x000000C8)

| Bit | Mode | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Reset |
|-----|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | A_D_BUTTON_THR<br>ESH | Sets the impedance threshold between Button A and Button D. If the measured impedance of a button-press is lower than the threshold value specified here, the button that was pressed is Button A.   The value of this register field is a calculated value. It is calculated as:   256 * Required threshold in $\Omega$ /(Required threshold in $\Omega$ + MICBIAS resistance in $\Omega$ )   Example calculation:   Assuming that MICBIAS resistance = 2200 $\Omega$ and the required threshold = 89 $\Omega$ , the bit value of this register field = 256 * 89/(89 + 2200) = 10 [or 0x0A].   So, in this example, setting this register field = 0x0A will give you a threshold value of 89 $\Omega$ . | 0xA   |

### Table 57: ACCDET\_CONFIG\_4 (Page 0: 0x000000C9)

| Bit | Mode | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reset |
|-----|------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | D_B_BUTTON_THR<br>ESH | Sets the impedance threshold between Button D and Button B. If the measured impedance of a button-press is lower than the threshold value specified here, the button that was pressed is Button D.  The value of this register field is a calculated value. It is calculated as: $256 * Required threshold in \Omega / (Required threshold in \Omega + MICBIAS resistance in \Omega)$ Example calculation: Assuming that MICBIAS resistance = $2200\Omega$ and the required threshold = $195 \Omega$ , the bit value of this register field = $256 * 195/(195 + 2200) = 21$ [or $0x15$ ]. So, in this example, setting this register field = $0x15$ will give you a threshold value of $195 \Omega$ . | 0x16  |



Table 58: ACCDET\_CONFIG\_5 (Page 0: 0x000000CA)

| Bit | Mode | Symbol                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Reset |
|-----|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | B_C_BUTTON_THR<br>ESH | Sets the impedance threshold between Button B and Button C. If the measured impedance of a button-press is lower than the threshold value specified here, the button that was pressed is Button B.   The value of this register field is a calculated value. It is calculated as:   256 * Required threshold in $\Omega$ /(Required threshold in $\Omega$ + MICBIAS resistance in $\Omega$ )   Example calculation:   Assuming that MICBIAS resistance = 2200 $\Omega$ and the required threshold = 325 $\Omega$ , the bit value of this register field = 256 * 325/(325 + 2200) = 33 [or 0x21].   So, in this example, setting this register field = 0x21 will give you a threshold value of 325 $\Omega$ . | 0x21  |

# Table 59: ACCDET\_CONFIG\_6 (Page 0: 0x000000CB)

| Bit | Mode   | Symbol                  | Description                                                                                                                                                                                                                                                                                                                                                                                                     | Reset |
|-----|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | :0 R/W | C_MIC_BUTTON_T<br>HRESH | Sets the impedance threshold between Button C and the microphone. If the measured impedance of a button-press is lower than the threshold value specified here, the button that was pressed is Button C.   The value of this register field is a calculated value. It is calculated as: $256 * Required threshold in \Omega/(Required threshold in \Omega + MICBIAS resistance in \Omega)$ Example calculation: | 0x3E  |
|     |        |                         | Assuming that MICBIAS resistance = $2200 \Omega$ and the required threshold = $688 \Omega$ , the bit value of this register field = $256 * 688/(688 + 2200) = 61$ [or $0x3D$ ]. So, in this example, setting this register field = $0x3D$ will give you a threshold value of $688 \Omega$ .                                                                                                                     |       |

### Table 60: ACCDET\_CONFIG\_7 (Page 0: 0x000000CC)

| Bit | Mode | Symbol          | Description                                                                          | Reset |
|-----|------|-----------------|--------------------------------------------------------------------------------------|-------|
| 5   | R/W  | jack_type_force | Specifies the jack type when jack type detection is disabled (jack_type_det_en is 0) | 0x0   |
|     |      |                 | 0 = 3-pole jack is specified<br>1 = 4-pole jack is specified                         |       |



| Bit | Mode | Symbol           | Description                                                                                                                                               | Reset |
|-----|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 4   | R/W  | pin_order_force  | Specifies the jack pin order for 4-pole jacks when pin order detection is disabled (pin_order_det_en = 0)                                                 | 0x0   |
|     |      |                  | 0 = LRGM (CTIA format)<br>1 = LRMG (OMTP format)                                                                                                          |       |
| 3:2 | R/W  | adc_1_bit_repeat | Sets the number of repeated 1-bit measurements.                                                                                                           | 0x0   |
|     |      |                  | Repeating the 1-bit measurements multiple times gives greater noise immunity but adds latency, and possible distortion, during periodic button checking   |       |
|     |      |                  | 00 = One 1-bit measurement (default) 01 = Two 1-bit measurements 10 = Four 1-bit measurements 11 = Eight 1-bit measurements                               |       |
| 1:0 | R/W  | button_average   | Sets the number of repeated 8-bit ADC measurements used to generate an averaged result                                                                    | 0x1   |
|     |      |                  | Using more measurements for averaging will increase button-checking noise immunity but also increases the detection latency by about 1 ms per measurement |       |
|     |      |                  | 00 = One 8-bit measurement (no averaging) 01 = Two 8-bit measurements used for averaging (default) 10 = Four 8-bit measurements used for averaging        |       |
|     |      |                  | 11 = Eight 8-bit measurements used for averaging                                                                                                          |       |

## Table 61: ACCDET\_CONFIG\_8 (Page 0: 0x000000CD)

| Bit | Mode | Symbol         | Description                                                                 | Reset |
|-----|------|----------------|-----------------------------------------------------------------------------|-------|
| 4   | R    | hptest_comp    | HP TEST comparator result                                                   | 0x0   |
|     |      |                | 1 = HP impedance is < threshold<br>0 = HP impedance is > threshold          |       |
| 2:1 | R/W  | hptest_res_sel | HP Impedance Test threshold control                                         | 0x1   |
|     |      |                | 00 - 1000 Ω $01 = 2500 Ω$ $10 = 5000 Ω$ $11 = 10000 Ω$                      |       |
| 0   | R/W  | hptest_en      | Headphone impedance test block control                                      | 0x0   |
|     |      |                | 0 = HP impedance test block disabled<br>1 = HP impedance test block enabled |       |



#### Table 62: Register map adc\_filters\_cad\_00 page 0

| Address<br>Name            | 7                                                               | 6 | 5 | 4 | 3 | 2     | 1 | 0 |  |  |
|----------------------------|-----------------------------------------------------------------|---|---|---|---|-------|---|---|--|--|
| Register Page 0            | Register Page 0                                                 |   |   |   |   |       |   |   |  |  |
| 0x00000038<br>ADC_FILTERS1 | Lade hof en L. Reserved L. ade audio hof corner Lade voice en L |   |   |   |   | orner |   |   |  |  |

#### Table 63: ADC\_FILTERS1 (Page 0: 0x00000038)

| Bit | Mode | Symbol                   | Description                                                                 | Reset |
|-----|------|--------------------------|-----------------------------------------------------------------------------|-------|
| 7   | R/W  | adc_hpf_en               | ADC high pass filter control                                                | 0x1   |
|     |      |                          | 0 = ADC high pass filter disabled<br>1 = ADC high pass filter enabled       |       |
| 5:4 | R/W  | adc_audio_hpf_corn<br>er | ADC high pass filter 3 dB cut-off point. At 48 kHz, the cutoff point is at: | 0x0   |
|     |      |                          | 00 = 2 Hz                                                                   |       |
|     |      |                          | 01 = 4 Hz<br>10 = 8 Hz                                                      |       |
|     |      |                          | 11 = 16 Hz                                                                  |       |
|     |      |                          | For other sample rates the 3 dB cuttoff point scales proportionately        |       |
| 3   | R/W  | adc_voice_en             | ADC voice filter control                                                    | 0x0   |
|     |      |                          | 0 = Voice filter disabled<br>1 = Voice filter enabled                       |       |
| 2:0 | R/W  | adc_voice_hpf_corn er    | Voice (8 kHz) high-pass 3 dB cutoff point                                   | 0x0   |
|     |      |                          | 000 = 2.5 Hz                                                                |       |
|     |      |                          | 001 = 25 Hz<br>010 = 50 Hz                                                  |       |
|     |      |                          | 011 = 100 Hz                                                                |       |
|     |      |                          | 100 = 150 Hz                                                                |       |
|     |      |                          | 101 = 200 Hz                                                                |       |
|     |      |                          | 110 = 300 Hz<br>111 = 400 Hz                                                |       |
|     |      |                          | For other sample rates the 3 dB cutoff point scales proportionately         |       |

## Table 64: Register map alc\_cad\_00 page 0

| Address<br>Name         | 7               | 6  | 5                  | 4                 | 3      | 2        | 1             | 0             |
|-------------------------|-----------------|----|--------------------|-------------------|--------|----------|---------------|---------------|
| Register Page 0         | Register Page 0 |    |                    |                   |        |          |               |               |
| 0x0000002F<br>ALC_CTRL1 | Reserve         | ed | alc_calib_overflow | alc_auto_calib_en | alc_en | Reserved | alc_sync_mode | alc_offset_en |



| Address<br>Name                   | 7              | 6       | 5                   | 4          | 3          | 2        | 1               | 0         |
|-----------------------------------|----------------|---------|---------------------|------------|------------|----------|-----------------|-----------|
| Register Page 0                   |                |         |                     |            |            |          |                 |           |
| 0x0000009A<br>ALC_CTRL2           |                |         | alc_release         |            |            |          | alc_attack      |           |
| 0x0000009B<br>ALC_CTRL3           | alc_integ_     | release | alc_in              | teg_attack |            |          | alc_hold        |           |
| 0x0000009C<br>ALC_NOISE           | Reser          | ved     |                     |            | alc_n      | oise     |                 |           |
| 0x0000009D<br>ALC_TARGET_MIN      | Reser          | ved     |                     |            | alc_thresh | nold_min |                 |           |
| 0x0000009E<br>ALC_TARGET_MAX      | Reser          | ved     |                     | ,          | alc_thresh | old_max  |                 |           |
| 0x0000009F<br>ALC_GAIN_LIMITS     |                |         | alc_gain_max        |            |            | al       | c_atten_max     |           |
| 0x000000A0<br>ALC_ANA_GAIN_LIMITS | Reserved       |         | alc_ana_ga          | in_max     | Reserved   | t        | alc_ana_gain_ı  | nin       |
| 0x000000A1<br>ALC_ANTICLIP_CTRL   | alc_antipclip_ | _en     |                     | Reserved   |            |          | alc_anti        | clip_step |
| 0x000000A2<br>ALC_ANTICLIP_LEVEL  | Reserved       |         | alc_anticlip_level  |            |            |          |                 |           |
| 0x000000A3<br>ALC_OFFSET_AUTO_M_L |                |         | alc_offset_auto_m_l |            |            |          |                 |           |
| 0x000000A4<br>ALC_OFFSET_AUTO_U_L |                |         | Reserved            |            |            | alc_     | offset_auto_u_l |           |

## Table 65: ALC\_CTRL1 (Page 0: 0x0000002F)

| Bit | Mode | Symbol             | Description                                                                                     | Reset |
|-----|------|--------------------|-------------------------------------------------------------------------------------------------|-------|
| 5   | R    | alc_calib_overflow | Indicates that an offset overflow occurred during calibration                                   | 0x0   |
|     |      |                    | 0 = No offset overflow<br>1 = Offset overflow occurred                                          |       |
| 4   | R/W  | alc_auto_calib_en  | Automatic calibration control                                                                   | 0x0   |
|     |      |                    | 0 = Automatic calibration not enabled<br>1 = Automatic calibration enabled                      |       |
|     |      |                    | This is a self-clearing bit                                                                     |       |
| 3   | R/W  | alc_en             | Controls the ALC operation on the left ADC channel                                              | 0x0   |
|     |      |                    | 0 = ALC is disabled<br>1 = ALC is enabled                                                       |       |
| 1   | R/W  | alc_sync_mode      | ALC hybrid mode control. Hybrid mode uses both analogue and digital gains.                      | 0x0   |
|     |      |                    | 0 = Hybrid mode is Off (digital gain only)<br>1 = Hybrid mode is On (digital and analogue gain) |       |



| Bit | Mode | Symbol        | Description                                                                     | Reset |
|-----|------|---------------|---------------------------------------------------------------------------------|-------|
| 0   | R/W  | alc_offset_en | DC offset cancellation control                                                  | 0x0   |
|     |      |               | 0 = DC offset cancellation is disabled<br>1 = DC offset cancellation is enabled |       |

## Table 66: ALC\_CTRL2 (Page 0: 0x0000009A)

| Bit | Mode | Symbol      | Description                                                                                                            | Reset |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | alc_release | ALC release rate. This is the speed at which the ALC increases the gain.                                               | 0x0   |
|     |      |             | 0000 = 28.66/Fs (0.6 ms/dB @48 kHz)<br>0001 = 57.33/Fs (1.2 ms/dB @48 kHz)<br>0010 = 114.66/Fs (2.4 ms/dB @48 kHz)     |       |
|     |      |             | then doubling at every step to                                                                                         |       |
|     |      |             | 1001 = 14674/Fs (306 ms/dB @48 kHz)<br>1010 to 1111 = 29348/Fs (611 ms/dB @48 kHz)                                     |       |
| 3:0 | R/W  | alc_attack  | ALC attack rate control. This is the speed at which the ALC reduces the gain.                                          | 0x0   |
|     |      |             | 0000 = 7.33/Fs (0.153 ms/dB @48 kHz)<br>0001 = 14.66/Fs (0.305 ms/dB @48 kHz)<br>0010 = 29.32/Fs (0.612 ms/dB @48 kHz) |       |
|     |      |             | then doubling at every step to                                                                                         |       |
|     |      |             | 1011 = 15012/Fs (312 ms/dB @48 kHz)<br>1100 to 1111 = 30024/Fs (625 ms/dB @48 kHz)                                     |       |

#### Table 67: ALC\_CTRL3 (Page 0: 0x0000009B)

| Bit | Mode | Symbol            | Description                                                                                                                                   | Reset |
|-----|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:6 | R/W  | alc_integ_release | Controls the rate at which the input signal envelope is tracked as the signal gets smaller $00 = 1/4$ $01 = 1/16$ $10 = 1/256$ $11 = 1/65537$ | 0x0   |
| 5:4 | R/W  | alc_integ_attack  | Controls the rate at which the input signal envelope is tracked as the signal gets larger $00 = 1/4$ $01 = 1/16$ $10 = 1/256$ $11 = 1/65537$  | 0x0   |



| Bit | Mode | Symbol   | Description                                                                                       | Reset |
|-----|------|----------|---------------------------------------------------------------------------------------------------|-------|
| 3:0 | R/W  | alc_hold | ALC hold time control. This is the period the ALC waits before releasing.                         | 0x0   |
|     |      |          | 0000 = 62/Fs (1.3 ms @48 kHz)<br>0001 = 124/Fs (2.6 ms @48 kHz)<br>0010 = 248/Fs (5.2 ms @48 kHz) |       |
|     |      |          | then doubling at every step to                                                                    |       |
|     |      |          | 1110 = 1015808/Fs (21 s @48 kHz)<br>1111 = 2031616/Fs (42 s @48 kHz)                              |       |

## Table 68: ALC\_NOISE (Page 0: 0x0000009C)

| Bit | Mode | Symbol    | Description                                                                        | Reset |
|-----|------|-----------|------------------------------------------------------------------------------------|-------|
| 5:0 | R/W  | alc_noise | Sets the threshold below which input signals will not cause the ALC to change gain | 0x3F  |
|     |      |           | 000000 = 0 dBFS<br>000001 = -1.5 dBFS<br>000010 = -3.0 dBFS                        |       |
|     |      |           | then continuing in -1.5 dBFS steps to                                              |       |
|     |      |           | 111110 = -93.0 dBFS<br>111111 = -94.5 dBFS (default)                               |       |

## Table 69: ALC\_TARGET\_MIN (Page 0: 0x0000009D)

| Bit | Mode | Symbol            | Description                                                                                                                                                                                                 | Reset |
|-----|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 5:0 | R/W  | alc_threshold_min | Sets the minimum amplitude of the ALC output signal at which the ALC increases the gain. If the minimum attenution level is reached, the ALC will not increase the gain even if this threshold is breached. | 0x3F  |
|     |      |                   | 000000 = 0 dBFS<br>000001 = -1.5 dBFS<br>000010 = -3.0 dBFS                                                                                                                                                 |       |
|     |      |                   | then continuing in -1.5 dBFS steps to                                                                                                                                                                       |       |
|     |      |                   | 111110 = -93.0 dBFS<br>111111 = -94.5 dBFS (default)                                                                                                                                                        |       |



## Table 70: ALC\_TARGET\_MAX (Page 0: 0x0000009E)

| Bit | Mode | Symbol            | Description                                                                                                                                                                                                                                                                                          | Reset |
|-----|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 5:0 | R/W  | alc_threshold_max | Sets the maximum amplitude of the ALC output signal at which the ALC reduces the gain. If the maximum attenution level is reached, the ALC will not reduce the gain even if this threshold is exceeded.  000000 = 0 dBFS 000001 = -1.5 dBFS 000010 = -3.0 dBFS then continuing in -1.5 dBFS steps to | 0x0   |

#### Table 71: ALC\_GAIN\_LIMITS (Page 0: 0x0000009F)

| Bit | Mode | Symbol        | Description                                                                                                                                                         | Reset |
|-----|------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | alc_gain_max  | Sets the maximum amount of gain that can be applied to the input signal by the ALC when the input signal is large relative to the maximum threshold                 | 0xF   |
|     |      |               | 0000 = 0 dB<br>0001 = 6 dB<br>0010 = 12 dB                                                                                                                          |       |
|     |      |               | then continuing in 6 dB steps to                                                                                                                                    |       |
|     |      |               | 1110 = 84 dB<br>1111 = 90 dB                                                                                                                                        |       |
| 3:0 | R/W  | alc_atten_max | Sets the maximum amount of attenuation that can<br>be applied to the input signal by the ALC when the<br>input signal is large relative to the maximum<br>threshold | 0xF   |
|     |      |               | 0000 = 0 dB<br>0001 = 6 dB<br>0010 = 12 dB                                                                                                                          |       |
|     |      |               | then continuing in 6 dB steps to                                                                                                                                    |       |
|     |      |               | 1110 = 84 dB<br>1111 = 90 dB                                                                                                                                        |       |



## Table 72: ALC\_ANA\_GAIN\_LIMITS (Page 0: 0x000000A0)

| Bit | Mode | Symbol           | Description                                                                                                                                                                                                                                                                                                                                            | Reset |
|-----|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 6:4 | R/W  | alc_ana_gain_max | Sets the maximum amount of analogue gain that can be applied to the input signal by the ALC when the input signal is large relative to the maximum threshold. This setting applies only to mixed analogue and digital gain mode (alc_sync_mode = 1).  000 = reserved 001 = 0 dB 010 = 6 dB 011 = 12 dB 100 = 18 dB 101 = 24 dB 111 = 36 dB             | 0x7   |
| 2:0 | R/W  | alc_ana_gain_min | Sets the minimum amount of analogue gain that can be applied to the input signal by the ALC when the input signal is large relative to the maximum threshold. This setting applies only to mixed analogue and digital gain mode (alc_sync_mode = 1).  000 = reserved 001 = 0 dB 010 = 6 dB 011 = 12 dB 100 = 18 dB 101 = 24 dB 110 = 30 dB 111 = 36 dB | 0x1   |

#### Table 73: ALC\_ANTICLIP\_CTRL (Page 0: 0x000000A1)

| Bit | Mode | Symbol            | Description                                                                                  | Reset |
|-----|------|-------------------|----------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | alc_antipclip_en  | c_antipclip_en Controls the ALC signal clip prevention mechanism                             |       |
|     |      |                   | 0 = Clip prevention is disabled<br>1 = Clip prevention is enabled                            |       |
| 1:0 | R/W  | alc_anticlip_step | Sets the attack rate for the ALC when the output signal exceeds the anticlip threshold level |       |
|     |      |                   | 00 = 0.034 dB/Fs<br>01 = 0.068 dB/Fs<br>10 = 0.136 dB/Fs<br>11 = 0.272 dB/Fs                 |       |



#### Table 74: ALC\_ANTICLIP\_LEVEL (Page 0: 0x000000A2)

| Bit | Mode | Symbol             | Description                                                                                                                                                                                                       | Reset |
|-----|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 6:0 | R/W  | alc_anticlip_level | ALC anticlip threshold control. The ALC anticlip operates when signals are above this threshold.  The formula used to calculate the threshold value, using 'x' to denote the decimal value of this bit field, is: | 0x0   |
|     |      |                    | x = ((x+1)/128) Fs<br>0x00 = 0.0078 Fs<br>0x01 = 0.0156 Fs<br>0x02 = 0.0234 Fs                                                                                                                                    |       |
|     |      |                    | then contnuing in aproximately 0.0078 steps to                                                                                                                                                                    |       |
|     |      |                    | 0x7E = 0.9922 Fs<br>0x7F = 1.0 Fs                                                                                                                                                                                 |       |

#### Table 75: ALC\_OFFSET\_AUTO\_M\_L (Page 0: 0x000000A3)

| Bit | Mode | Symbol              | Description                                                                                                             | Reset |
|-----|------|---------------------|-------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R    | alc_offset_auto_m_l | This read-only bit field contains the middle eight bits (bits [15:8]) of the value used for automatic offset correction | 0x0   |

## Table 76: ALC\_OFFSET\_AUTO\_U\_L (Page 0: 0x000000A4)

| Bit | Mode | Symbol              | Description                                                                                                            | Reset |
|-----|------|---------------------|------------------------------------------------------------------------------------------------------------------------|-------|
| 3:0 | R    | alc_offset_auto_u_l | This read-only bit field contains the upper four bits (bits [19:16]) of the value used for automatic offset correction | 0x0   |

#### Table 77: Register map analogue\_cad\_00 page 0

| Address<br>Name                       | 7                            | 6   | 5 | 4             | 3          | 2 | 1 | 0    |  |  |
|---------------------------------------|------------------------------|-----|---|---------------|------------|---|---|------|--|--|
| Register Page 0                       | egister Page 0               |     |   |               |            |   |   |      |  |  |
| 0x00000006<br>MIC_1_GAIN_STA<br>TUS   | Reserved mic_1_amp_gain_stat |     |   |               |            |   |   | atus |  |  |
| 0x00000008<br>MIXIN_L_GAIN_S<br>TATUS |                              | Res |   | mixin_l_amp_g | ain_status |   |   |      |  |  |



| Address<br>Name                     | 7                  | 6                                              | 5                         | 4                     | 3                  | 2                    | 1       |       | 0                    |
|-------------------------------------|--------------------|------------------------------------------------|---------------------------|-----------------------|--------------------|----------------------|---------|-------|----------------------|
| Register Page 0                     |                    |                                                |                           |                       |                    |                      |         |       |                      |
| 0x0000000A<br>ADC_L_GAIN_ST<br>ATUS | Reserved           |                                                | adc_I_digital_gain_status |                       |                    |                      |         |       |                      |
| 0x0000000C<br>DAC_L_GAIN_ST<br>ATUS | Reserved           |                                                |                           | dac_l_dię             | gital_gain_status  | 5                    |         |       |                      |
| 0x0000000D<br>DAC_R_GAIN_ST<br>ATUS | Reserved           |                                                |                           | dac_r_di              | gital_gain_status  | 3                    |         |       |                      |
| 0x0000000E<br>HP_L_GAIN_STA<br>TUS  | Res                | erved                                          |                           |                       | hp_l_amp_gair      | n_status             |         |       |                      |
| 0x0000000F<br>HP_R_GAIN_STA<br>TUS  | Res                | erved                                          |                           |                       | hp_r_amp_gair      | n_status             |         |       |                      |
| 0x00000010<br>MIC_1_SELECT          |                    |                                                | Reser                     | ved                   |                    |                      | mic_    | 1_am  | p_in_sel             |
| 0x00000032<br>REFERENCES            |                    | Reserved                                       |                           | vmid_fast_ch<br>arge  | bias_en            |                      | Reserve | ed    |                      |
| 0x00000033<br>MIXIN_L_SELECT        |                    |                                                | R                         | eserved               |                    |                      |         | mixir | n_l_mix_sel<br>ect   |
| 0x00000034<br>MIXIN_L_GAIN          |                    | Res                                            | served                    |                       |                    | mixin_l_am           | p_gain  |       |                      |
| 0x00000036<br>ADC_L_GAIN            | Reserved           |                                                |                           | adc_l                 | _digital_gain      |                      |         |       |                      |
| 0x00000039<br>MIC_1_GAIN            |                    |                                                | Reserved                  |                       |                    | mid                  | c_1_amp | _gain |                      |
| 0x00000045<br>DAC_L_GAIN            | Reserved           |                                                |                           | dac_l                 | _digital_gain      |                      |         |       |                      |
| 0x00000046<br>DAC_R_GAIN            | Reserved           |                                                |                           | dac_ı                 | digital_gain       |                      |         |       |                      |
| 0x00000048<br>HP_L_GAIN             | Res                | erved                                          |                           |                       | hp_l_amp_          | gain                 |         |       |                      |
| 0x00000049<br>HP_R_GAIN             | Res                | erved                                          |                           |                       | hp_r_amp_          | gain                 |         |       |                      |
| 0x0000004B<br>MIXOUT_L_SELE<br>CT   |                    | Reserved                                       |                           |                       |                    |                      |         | mixo  | out_l_mix_s<br>elect |
| 0x0000004C<br>MIXOUT_R_SELE<br>CT   | Reserved           |                                                |                           |                       |                    | out_r_mix_s<br>elect |         |       |                      |
| 0x00000062<br>MICBIAS_CTRL          |                    | Reserved micbias1_en micbias1_level            |                           |                       |                    |                      |         |       |                      |
| 0x00000063<br>MIC_1_CTRL            | mic_1_amp_<br>en   | mic_1_amp_m mic_1_amp_ra ute_en mp_en Reserved |                           |                       |                    |                      |         |       |                      |
| 0x00000065<br>MIXIN_L_CTRL          | mixin_l_amp<br>_en | mixin_l_amp_<br>mute_en                        | mixin_I_amp_ra<br>mp_en   | mixin_l_amp_<br>zc_en | mixin_l_mix_<br>en |                      | Reserve | ed .  |                      |



| Address<br>Name             | 7                   | 6                    | 5                        | 4                  | 3           | 2                        | 1    | 0            |
|-----------------------------|---------------------|----------------------|--------------------------|--------------------|-------------|--------------------------|------|--------------|
| Register Page 0             |                     |                      |                          |                    |             |                          |      |              |
| 0x00000067<br>ADC_L_CTRL    | adc_l_en            | adc_l_mute_e<br>n    | adc_l_ramp_en            |                    |             | Reserved                 |      |              |
| 0x00000069<br>DAC_L_CTRL    | dac_l_en            | dac_l_mute_e<br>n    | dac_l_ramp_en            |                    |             | Reserved                 |      |              |
| 0x0000006A<br>DAC_R_CTRL    | dac_r_en            | dac_r_mute_e<br>n    | dac_r_ramp_en            | Reserved           |             |                          |      |              |
| 0x0000006B<br>HP_L_CTRL     | hp_l_amp_e<br>n     | hp_l_amp_mut<br>e_en | hp_l_amp_ramp<br>_en     | hp_l_amp_zc<br>_en | hp_l_amp_oe | hp_l_amp_mi<br>n_gain_en | Rese | rved         |
| 0x0000006C<br>HP_R_CTRL     | hp_r_amp_e<br>n     | hp_r_amp_mu<br>te_en | hp_r_amp_ram<br>p_en     | hp_r_amp_zc<br>_en | hp_r_amp_oe | hp_r_amp_mi<br>n_gain_en | Rese | rved         |
| 0x0000006E<br>MIXOUT_L_CTRL | mixout_l_am<br>p_en |                      |                          | F                  | Reserved    |                          |      |              |
| 0x0000006F<br>MIXOUT_R_CTRL | mixout_r_am p_en    | Reserved             |                          |                    |             |                          |      |              |
| 0x00000091<br>IO_CTRL       |                     |                      | Reserved io_voltage_leve |                    |             |                          |      | roltage_leve |

## Table 78: MIC\_1\_GAIN\_STATUS (Page 0: 0x00000006)

| Bit | Mode | Symbol                 | Description                                                                                                        | Reset |
|-----|------|------------------------|--------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R    | mic_1_amp_gain_st atus | Contains the currently active mic_1_amp gain setting                                                               | 0x1   |
|     |      |                        | 000 = -6 dB<br>001 = 0 dB<br>010 = 6 dB<br>011 = 12 dB<br>100 = 18 dB<br>101 = 24 dB<br>110 = 30 dB<br>111 = 36 dB |       |



#### Table 79: MIXIN\_L\_GAIN\_STATUS (Page 0: 0x00000008)

| Bit | Mode | Symbol                   | Description                                                         | Reset |
|-----|------|--------------------------|---------------------------------------------------------------------|-------|
| 3:0 | R    | mixin_l_amp_gain_st atus | Contains the currently active mixin_l_amp gain setting              | 0x0   |
|     |      |                          | 0000 = -4.5 dB<br>0001 = -3.0 dB<br>0010 = -1.5 dB<br>0011 = 0.0 dB |       |
|     |      |                          | then continuing in 1.5 dB steps to                                  |       |
|     |      |                          | 1110 = 16.5 dB<br>1111 = 18.0 dB                                    |       |

#### Table 80: ADC\_L\_GAIN\_STATUS (Page 0: 0x0000000A)

| Bit | Mode | Symbol                     | Description                                              | Reset |
|-----|------|----------------------------|----------------------------------------------------------|-------|
| 6:0 | R    | adc_l_digital_gain_st atus | Contains the currently active ADC_L digital gain setting | 0x0   |
|     |      |                            | 0x00 = -83.25 dB<br>0x01 = -82.5 dB                      |       |
|     |      |                            | then continuing in 0.75 dB steps through 0x6F = 0 dB to  |       |
|     |      |                            | 0x7E = 11.25 dB<br>0x7F = 12 dB                          |       |

#### Table 81: DAC\_L\_GAIN\_STATUS (Page 0: 0x0000000C)

| Bit | Mode | Symbol                     | Description                                                | Reset |
|-----|------|----------------------------|------------------------------------------------------------|-------|
| 6:0 | R    | dac_l_digital_gain_st atus | Contains the currently active DAC_L digital gain setting   | 0x0   |
|     |      |                            | 0x00 to 0x07 = mute<br>0x08 = -77.25 dB<br>0x09 = -76.5 dB |       |
|     |      |                            | then continuing in 0.75 dB steps through 0x6F = 0 dB to    |       |
|     |      |                            | 0x7E = 11.25 dB<br>0x7F = 12 dB                            |       |



## Table 82: DAC\_R\_GAIN\_STATUS (Page 0: 0x0000000D)

| Bit | Mode | Symbol                     | Description                                                | Reset |
|-----|------|----------------------------|------------------------------------------------------------|-------|
| 6:0 | R    | dac_r_digital_gain_st atus | Contains the currently active DAC_R digital gain setting   | 0x0   |
|     |      |                            | 0x00 to 0x07 = mute<br>0x08 = -77.25 dB<br>0x09 = -76.5 dB |       |
|     |      |                            | then continuing in 0.75 dB steps through 0x6F = 0 dB to    |       |
|     |      |                            | 0x7E = 11.25 dB<br>0x7F = 12 dB                            |       |

#### Table 83: HP\_L\_GAIN\_STATUS (Page 0: 0x0000000E)

| Bit | Mode | Symbol                | Description                                                 | Reset |
|-----|------|-----------------------|-------------------------------------------------------------|-------|
| 5:0 | R    | hp_l_amp_gain_stat us | Contains the currently active HP_L_AMP gain setting         | 0x0   |
|     |      |                       | 000000 = -57.0 dB<br>000001 = -56.0 dB<br>000010 = -55.0 dB |       |
|     |      |                       | then continuing in 1 dB steps to                            |       |
|     |      |                       | 111001 = 0.0 dB<br>111111 = 6.0 dB                          |       |

#### Table 84: HP\_R\_GAIN\_STATUS (Page 0: 0x0000000F)

| Bit | Mode | Symbol                | Description                                                 | Reset |
|-----|------|-----------------------|-------------------------------------------------------------|-------|
| 5:0 | R    | hp_r_amp_gain_stat us | Contains the currently active HP_R_AMP gain setting         | 0x0   |
|     |      |                       | 000000 = -57.0 dB<br>000001 = -56.0 dB<br>000010 = -55.0 dB |       |
|     |      |                       | then continuing in 1 dB steps to                            |       |
|     |      |                       | 111001 = 0.0 dB<br>111111 = 6.0 dB                          |       |



## Table 85: MIC\_1\_SELECT (Page 0: 0x00000010)

| Bit | Mode | Symbol           | Description                                                                                  | Reset |
|-----|------|------------------|----------------------------------------------------------------------------------------------|-------|
| 1:0 | R/W  | mic_1_amp_in_sel | MIC_1 input source control                                                                   | 0x0   |
|     |      |                  | 00 = Differential<br>01 = MIC_1_P single-ended<br>10 = MIC_1_N single-ended<br>11 = Reserved |       |

## Table 86: REFERENCES (Page 0: 0x00000032)

| Bit | Mode | Symbol           | Description                                                         | Reset |
|-----|------|------------------|---------------------------------------------------------------------|-------|
| 4   | R/W  | vmid_fast_charge | VMID reference fast charge control                                  | 0x0   |
|     |      |                  | 0 = low noise, slow charge mode<br>1 = high noise, fast charge mode |       |
| 3   | R/W  | bias_en          | Master bias control. Master bias is required for analog circuitry.  | 0x1   |
|     |      |                  | 0 = Master bias disabled<br>1 = Master bias enabled                 |       |

## Table 87: MIXIN\_L\_SELECT (Page 0: 0x00000033)

| Bit | Mode | Symbol             | Description                                          | Reset |
|-----|------|--------------------|------------------------------------------------------|-------|
| 0   | R/W  | mixin_l_mix_select | MIXIN_L mixer input control                          | 0x0   |
|     |      |                    | 0 = No input selected<br>1 = MIC_1 selected as input |       |

#### Table 88: MIXIN\_L\_GAIN (Page 0: 0x00000034)

| Bit | Mode | Symbol           | Description                                                         | Reset |
|-----|------|------------------|---------------------------------------------------------------------|-------|
| 3:0 | R/W  | mixin_l_amp_gain | mixin_l_amp gain control                                            | 0x3   |
|     |      |                  | 0000 = -4.5 dB<br>0001 = -3.0 dB<br>0010 = -1.5 dB<br>0011 = 0.0 dB |       |
|     |      |                  | then continuing in 1.5 dB steps to                                  |       |
|     |      |                  | 1110 = 16.5 dB<br>1111 = 18.0 dB                                    |       |



## Table 89: ADC\_L\_GAIN (Page 0: 0x00000036)

| Bit | Mode | Symbol             | Description                                             | Reset |
|-----|------|--------------------|---------------------------------------------------------|-------|
| 6:0 | R/W  | adc_l_digital_gain | ADC_L digital gain control                              | 0x6F  |
|     |      |                    | 00x0 = -83.25 dB<br>0x01 = -82.5 dB                     |       |
|     |      |                    | then continuing in 0.75 dB steps through 0x6F = 0 dB to |       |
|     |      |                    | 0x7E = 11.25 dB<br>0x7F = 12 dB                         |       |

#### Table 90: MIC\_1\_GAIN (Page 0: 0x00000039)

| Bit | Mode | Symbol         | Description                                                                                                        | Reset |
|-----|------|----------------|--------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | mic_1_amp_gain | mic_1_amp gain control                                                                                             | 0x1   |
|     |      |                | 000 = -6 dB<br>001 = 0 dB<br>010 = 6 dB<br>011 = 12 dB<br>100 = 18 dB<br>101 = 24 dB<br>110 = 30 dB<br>111 = 36 dB |       |

#### Table 91: DAC\_L\_GAIN (Page 0: 0x00000045)

| Bit | Mode | Symbol             | Description                                                | Reset |
|-----|------|--------------------|------------------------------------------------------------|-------|
| 6:0 | R/W  | dac_l_digital_gain | DAC_L digital gain control                                 | 0x6F  |
|     |      |                    | 0x00 to 0x07 = mute<br>0x08 = -77.25 dB<br>0x09 = -76.5 dB |       |
|     |      |                    | then continuing in 0.75 dB steps through 0x6F = 0 dB to    |       |
|     |      |                    | 0x7E = 11.25 dB<br>0x7F = 12 dB                            |       |



## Table 92: DAC\_R\_GAIN (Page 0: 0x00000046)

| Bit | Mode | Symbol             | Description                                                                                                                 | Reset |
|-----|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-------|
| 6:0 | R/W  | dac_r_digital_gain | DAC_R digital gain control                                                                                                  | 0x6F  |
|     |      |                    | 0x00 to 0x07 = mute<br>0x08 = -77.25 dB<br>0x09 = -76.5 dB<br>then continuing in 0.75 dB steps through<br>0x6F = 0 dB<br>to |       |
|     |      |                    | 0x7E = 11.25 dB<br>0x7F = 12 dB                                                                                             |       |

#### Table 93: HP\_L\_GAIN (Page 0: 0x00000048)

| Bit | Mode | Symbol        | Description                                                                                                                   | Reset |
|-----|------|---------------|-------------------------------------------------------------------------------------------------------------------------------|-------|
| 5:0 | R/W  | hp_l_amp_gain | HP_L_AMP gain control                                                                                                         | 0x39  |
|     |      |               | 000000 = -57.0 dB<br>000001 = -56.0 dB<br>000010 = -55.0 dB<br>then continuing in 1 dB steps through<br>111001 = 0.0 dB<br>to |       |

#### Table 94: HP\_R\_GAIN (Page 0: 0x00000049)

| Bit | Mode | Symbol        | Description                                                    | Reset |
|-----|------|---------------|----------------------------------------------------------------|-------|
| 5:0 | R/W  | hp_r_amp_gain | HP_R_AMP gain control                                          | 0x39  |
|     |      |               | 000000 = -57.0 dB<br>000001 = -56.0 dB<br>000010 = -55.0 dB    |       |
|     |      |               | then continuing in 1 dB steps through<br>111001 = 0.0 dB<br>to |       |
|     |      |               | 111111 = 6.0 dB                                                |       |



#### Table 95: MIXOUT\_L\_SELECT (Page 0: 0x0000004B)

| Bit | Mode | Symbol              | Description                                             | Reset |
|-----|------|---------------------|---------------------------------------------------------|-------|
| 0   | R/W  | mixout_l_mix_select | Output left mixer channel selection                     | 0x0   |
|     |      |                     | 0 = No channel selected<br>1 = DAC_L selected as output |       |

## Table 96: MIXOUT\_R\_SELECT (Page 0: 0x0000004C)

| Bit | Mode | Symbol              | Description                                             | Reset |
|-----|------|---------------------|---------------------------------------------------------|-------|
| 0   | R/W  | mixout_r_mix_select | Ouput right mixer channel selection                     | 0x0   |
|     |      |                     | 0 = No channel selected<br>1 = DAC_R selected as output |       |

## Table 97: MICBIAS\_CTRL (Page 0: 0x00000062)

| Bit | Mode | Symbol         | Description                                                                                                                                                                                      | Reset |
|-----|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3   | R/W  | micbias1_en    | Microphone Bias 1 control                                                                                                                                                                        | 0x0   |
|     |      |                | 0 = Micbias1 disabled<br>1 = Micbias1 enabled                                                                                                                                                    |       |
| 2:0 | R/W  | micbias1_level | Microphone Bias 1 level control                                                                                                                                                                  | 0x3   |
|     |      |                | 000 = 1.6 V<br>001 = 1.8 V<br>010 = 2.0 V<br>011 = 2.2 V<br>100 = 2.4 V<br>101 = 2.6 V<br>110 = 2.8 V<br>111 = 2.9 V<br>This must only be modified while micbias_1 is disabled (micbias1_en = 0) |       |

#### Table 98: MIC\_1\_CTRL (Page 0: 0x00000063)

| Bit | Mode | Symbol           | Description                             | Reset |
|-----|------|------------------|-----------------------------------------|-------|
| 7   | R/W  | mic_1_amp_en     | MIC_1 amplifier control                 | 0x0   |
|     |      |                  | 0 = MIC_1 disabled<br>1 = MIC_1 enabled |       |
| 6   | R/W  | mic_1_amp_mute_e | MIC_1 amplifier mute control            | 0x1   |
|     |      |                  | 0 = MIC_1 unmuted<br>1 = MIC_1 muted    |       |



| Bit | Mode | Symbol           | Description                                                        | Reset |
|-----|------|------------------|--------------------------------------------------------------------|-------|
| 5   | -    | mic_1_amp_ramp_e | MIC_1 amplifier gain ramping control  0 = Gain changes are instant | 0x0   |
|     |      |                  | 1 = Gain changes are ramped to the new level                       |       |

#### Table 99: MIXIN\_L\_CTRL (Page 0: 0x00000065)

| Bit | Mode | Symbol            | Description                                                                                                              | Reset |
|-----|------|-------------------|--------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | mixin_l_amp_en    | MIXIN_L amplifier control                                                                                                | 0x0   |
|     |      |                   | 0 = MIXIN_L disabled<br>1 = MIXIN_L enabled                                                                              |       |
| 6   | R/W  | mixin_l_amp_mute_ | MIXIN_L amplifier mute control                                                                                           | 0x1   |
|     |      | S                 | 0 = MIXIN_L unmuted<br>1 = MIXIN_L muted                                                                                 |       |
| 5   | R/W  | mixin_l_amp_ramp_ | MIXIN_L amplifier gain ramping control                                                                                   | 0x0   |
|     |      | S.I.              | 0 = Gain changes are instant<br>1 = Gain changes are ramped to the new level                                             |       |
|     |      |                   | This setting overrides zero crossing                                                                                     |       |
| 4   | R/W  | mixin_l_amp_zc_en | MIXIN_L amplifier zero cross control                                                                                     | 0x0   |
|     |      |                   | 0 = Gain changes are instant<br>1 = Gain changes are performed when the signal<br>crosses zero                           |       |
|     |      |                   | If no zero-crossing is detected within the timeout period of approximately 100 ms, the update is applied unconditionally |       |
| 3   | R/W  | mixin_I_mix_en    | MIXIN_L mixer control. When this mixer is disabled, all inputs are deselected.                                           | 0x0   |
|     |      |                   | 0 = Mixer disabled<br>1 = Mixer enabled                                                                                  |       |

## Table 100: ADC\_L\_CTRL (Page 0: 0x00000067)

| Bit | Mode | Symbol        | Description                             | Reset |
|-----|------|---------------|-----------------------------------------|-------|
| 7   | R/W  | adc_l_en      | ADC_L control                           | 0x0   |
|     |      |               | 0 = ADC_L disabled<br>1 = ADC_L enabled |       |
| 6   | R/W  | adc_l_mute_en | ADC_L mute control                      | 0x1   |
|     |      |               | 0 = ADC_L unmuted<br>1 = ADC_L muted    |       |



| Bit | Mode | Symbol        | Description                                                                  | Reset |
|-----|------|---------------|------------------------------------------------------------------------------|-------|
| 5   | R/W  | adc_l_ramp_en | ADC_L digital gain ramping control                                           | 0x0   |
|     |      |               | 0 = Gain changes are instant<br>1 = Gain changes are ramped to the new level |       |

## Table 101: DAC\_L\_CTRL (Page 0: 0x00000069)

| Bit | Mode | Symbol        | Description                                                                  | Reset |
|-----|------|---------------|------------------------------------------------------------------------------|-------|
| 7   | R/W  | dac_l_en      | DAC_L control                                                                | 0x0   |
|     |      |               | 0 = DAC_L disabled<br>1 = DAC_L enabled                                      |       |
| 6   | R/W  | dac_l_mute_en | DAC_L mute control                                                           | 0x1   |
|     |      |               | 0 = DAC_L unmuted<br>1 = DAC_L muted                                         |       |
| 5   | R/W  | dac_l_ramp_en | DAC_L digital gain ramping control                                           | 0x0   |
|     |      |               | 0 = Gain changes are instant<br>1 = Gain changes are ramped to the new level |       |

## Table 102: DAC\_R\_CTRL (Page 0: 0x0000006A)

| Bit | Mode | Symbol        | Description                                                                  | Reset |
|-----|------|---------------|------------------------------------------------------------------------------|-------|
| 7   | R/W  | dac_r_en      | DAC_R control                                                                | 0x0   |
|     |      |               | 0 = DAC_R disabled<br>1 = DAC_R enabled                                      |       |
| 6   | R/W  | dac_r_mute_en | DAC_R mute control                                                           | 0x1   |
|     |      |               | 0 = DAC_R unmuted<br>1 = DAC_R muted                                         |       |
| 5   | R/W  | dac_r_ramp_en | DAC_R digital gain ramping control                                           | 0x0   |
|     |      |               | 0 = Gain changes are instant<br>1 = Gain changes are ramped to the new level |       |

## Table 103: HP\_L\_CTRL (Page 0: 0x0000006B)

| Bit | Mode | Symbol      | Description                                   |     |
|-----|------|-------------|-----------------------------------------------|-----|
| 7   | R/W  | hp_l_amp_en | HP_L_AMP amplifier control                    | 0x0 |
|     |      |             | 0 = HP_L_AMP disabled<br>1 = HP_L_AMP enabled |     |



| Bit | Mode | Symbol                   | Description                                                                                                                     | Reset |
|-----|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|
| 6   | R/W  | hp_l_amp_mute_en         | HP_L_AMP amplifier mute control  0 = HP_L_AMP unmuted                                                                           | 0x1   |
|     |      |                          | 1 = HP_L_AMP muted                                                                                                              |       |
| 5   | R/W  | hp_l_amp_ramp_en         | HP_L_AMP amplifier gain ramping control                                                                                         | 0x0   |
|     |      |                          | 0 = Gain changes are instant<br>1 = Gain changes are ramped to the new level                                                    |       |
|     |      |                          | This setting overrides zero crossing                                                                                            |       |
| 4   | R/W  | hp_l_amp_zc_en           | HP_L_AMP amplifier zero cross control                                                                                           | 0x0   |
|     |      |                          | 0 = Gain changes are instant<br>1 = Gain changes are performed when the signal<br>crosses zero                                  |       |
|     |      |                          | If no zero-crossing is detected within the timeout period of approximately 100 ms, the update is applied unconditionally        |       |
| 3   | R/W  | hp_l_amp_oe              | HP_L_AMP amplifier output control                                                                                               | 0x0   |
|     |      |                          | 0 = Output is high-impedance<br>1 = Output is driven                                                                            |       |
| 2   | R/W  | hp_l_amp_min_gain<br>_en | HP_L_AMP amplifier minimum gain control.                                                                                        | 0x0   |
|     |      |                          | 0 = Normal gain operation<br>1 = Minimum gain only. HP_L amplifier is held at<br>minimum gain regardless of other gain settings |       |

## Table 104: HP\_R\_CTRL (Page 0: 0x0000006C)

| Bit | Mode | Symbol           | Description                                                                  | Reset |
|-----|------|------------------|------------------------------------------------------------------------------|-------|
| 7   | R/W  | hp_r_amp_en      | HP_R_AMP amplifier control                                                   | 0x0   |
|     |      |                  | 0 = HP_R_AMP disabled<br>1 = HP_R_AMP enabled                                |       |
| 6   | R/W  | hp_r_amp_mute_en | HP_R_AMP amplifier mute control                                              | 0x1   |
|     |      |                  | 0 = HP_R_AMP unmuted<br>1 = HP_R_AMP muted                                   |       |
| 5   | R/W  | hp_r_amp_ramp_en | HP_R_AMP amplifier gain ramping control                                      | 0x0   |
|     |      |                  | 0 = Gain changes are instant<br>1 = Gain changes are ramped to the new level |       |
|     |      |                  | This setting overrides zero crossing                                         |       |



| Bit | Mode | Symbol                   | Description                                                                                                              | Reset |
|-----|------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|
| 4   | R/W  | hp_r_amp_zc_en           | HP_R_AMP amplifier zero cross control                                                                                    | 0x0   |
|     |      |                          | 0 = Gain changes are instant 1 = Gain changes are performed when the signal crosses zero                                 |       |
|     |      |                          | If no zero-crossing is detected within the timeout period of approximately 100 ms, the update is applied unconditionally |       |
| 3   | R/W  | hp_r_amp_oe              | HP_R_AMP amplifier output control                                                                                        | 0x0   |
|     |      |                          | 0 = Output is high-impedance<br>1 = Output is driven                                                                     |       |
| 2   | R/W  | hp_r_amp_min_gain<br>_en | HP_R_AMP amplifier minimum gain control.                                                                                 | 0x0   |
|     |      |                          | 0 = Normal gain operation 1 = Minimum gain only. HP_R_AMP is held at minimum gain regardless of other gain settings      |       |

## Table 105: MIXOUT\_L\_CTRL (Page 0: 0x0000006E)

| Bit | Mode | Symbol          | Description                             | Reset |
|-----|------|-----------------|-----------------------------------------|-------|
| 7   | R/W  | mixout_l_amp_en | MIXIN_L amplifier control               | 0x0   |
|     |      |                 | 0 = Mixer disabled<br>1 = Mixer enabled |       |

## Table 106: MIXOUT\_R\_CTRL (Page 0: 0x0000006F)

| Bit | Mode | Symbol Description |                                         | Reset |
|-----|------|--------------------|-----------------------------------------|-------|
| 7   | R/W  | mixout_r_amp_en    | MIXIN_R amplifier control               | 0x0   |
|     |      |                    | 0 = Mixer disabled<br>1 = Mixer enabled |       |

## Table 107: IO\_CTRL (Page 0: 0x00000091)

| Bit | Mode | Symbol Description |                                          | Reset |
|-----|------|--------------------|------------------------------------------|-------|
| 0   | R/W  | io_voltage_level   | Digital I/O voltage range control        | 0x0   |
|     |      |                    | 0 = 2.5 V to 3.6 V<br>1 = 1.2 V to 2.8 V |       |



#### Table 108: Register map charge\_pump\_cad\_00 page 0

| Address<br>Name<br>Register Page 0 | 7     | 6        | 5                   | 4 | 3       | 2        | 1 | 0 |
|------------------------------------|-------|----------|---------------------|---|---------|----------|---|---|
| 0x00000047<br>CP_CTRL              | cp_en | Reserved | cp_mchange Reserved |   |         |          |   |   |
| 0x00000095<br>CP_VOL_THRESHOLD1    | Rese  | erved    |                     |   | cp_thre | esh_vdd2 |   |   |

#### Table 109: CP\_CTRL (Page 0: 0x00000047)

| Bit | Mode | Symbol     | Description                                                                                                                                                                                         | Reset |
|-----|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | cp_en      | Chargepump control                                                                                                                                                                                  | 0x0   |
|     |      |            | 0 = Chargepump disabled<br>1 = Chargepump enabled                                                                                                                                                   |       |
| 5:4 | R/W  | cp_mchange | Charge pump tracking mode control                                                                                                                                                                   | 0x2   |
|     |      |            | 00 = Reserved 01 = Voltage level is controlled by the largest output volume level 10 = Voltage level is controlled by the DAC volume level 11 = Voltage level is controlled by the signal magnitude |       |

## Table 110: CP\_VOL\_THRESHOLD1 (Page 0: 0x00000095)

| Bit | Mode | Symbol         | Description                                                                                                                                                                                        | Reset |
|-----|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 5:0 | R/W  | cp_thresh_vdd2 | Threshold at and below which the charge pump can use the CPVDD/2 rail.  This setting is only effective when cp_mchange = 10 or cp_mchange = 11. It is ignored for cp_mchange settings of 00 and 01 | 0xE   |

#### Table 111: Register map cif\_i2c\_addr\_cad\_00 page 0

| Address<br>Name                | 7                            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------------------|------------------------------|---|---|---|---|---|---|---|
| Register Page 0                |                              |   |   |   |   |   |   |   |
| 0x0000001B<br>CIF_I2C_ADDR_CFG | -G Reserved cif_i2c_addr_cfg |   |   |   |   |   |   |   |



#### Table 112: CIF\_I2C\_ADDR\_CFG (Page 0: 0x0000001B)

| Bit | Mode | Symbol           | Description                                                                                                                                                                                                                                                                                 | Reset |
|-----|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 1:0 | R/W  | cif_i2c_addr_cfg | I2C address [1:0] configuration                                                                                                                                                                                                                                                             | 0x2   |
|     |      |                  | This allows multiple DA7219 devices to reside on the same bus by allowing the least significant two bits to be written to a specific value. The I2C clock must be externally controlled while writing this register to ensure that only the target DA7219 device's I2C address is modified. |       |

#### Table 113: Register map common1\_cad\_00 page 0

| Address<br>Name                | 7                       | 6                           | 5 | 4 | 3 | 2          | 1 | 0                  |
|--------------------------------|-------------------------|-----------------------------|---|---|---|------------|---|--------------------|
| Register Page 0                |                         |                             |   |   |   |            |   |                    |
| 0x00000012<br>CIF_TIMEOUT_CTRL |                         | Reserved i2c_timeout_en     |   |   |   |            |   |                    |
| 0x00000013<br>CIF_CTRL         | cif_reg_soft_reset      | cif_reg_soft_reset Reserved |   |   |   |            |   | cif_i2c_write_mode |
| 0x00000016<br>SR_24_48         | Reserved                |                             |   |   |   |            |   | sr_24_48           |
| 0x00000017<br>SR               | Reserved sr             |                             |   |   |   |            |   |                    |
| 0x00000092<br>GAIN_RAMP_CTRL   | Reserved gain_ra        |                             |   |   |   | ramp_rate  |   |                    |
| 0x00000094<br>PC_COUNT         | Reserved pc_resync_auto |                             |   |   |   | pc_freerun |   |                    |

## Table 114: CIF\_TIMEOUT\_CTRL (Page 0: 0x00000012)

| Bit | Mode | Symbol         | Description                                                                | Reset |
|-----|------|----------------|----------------------------------------------------------------------------|-------|
| 0   | R/W  | i2c_timeout_en | I2C (2-wire) timeout control. The timeout period is approximately 43.9 ms. | 0x0   |
|     |      |                | 0 = Timeout disabled<br>1 = Timeout enabled                                |       |



## Table 115: CIF\_CTRL (Page 0: 0x00000013)

| Bit | Mode | Symbol             | Description                                                                                                                                                                        | Reset |
|-----|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | cif_reg_soft_reset | Software reset which returns all the registers back to their default values. Writing to this bit causes all the registers to reset.  0 = No reset                                  | 0x0   |
|     |      |                    | 1 = Reset all registers to their default values                                                                                                                                    |       |
| 0   | R/W  | cif_i2c_write_mode | I2C (2-wire) interface write mode control                                                                                                                                          | 0x0   |
|     |      |                    | <ul> <li>0 = Page mode. The register address is autoincremented after the first write.</li> <li>1 = Repeat mode. The register address and data are sent for each write.</li> </ul> |       |

#### Table 116: SR\_24\_48 (Page 0: 0x00000016)

| Bit | Mode | Symbol   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reset |
|-----|------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 0   | R/W  | sr_24_48 | 24_48_mode control. Setting this bit runs the ADC and the DAC paths at different speeds.  0 = The ADC path and the DAC path both run at the same speed. This speed is determined by the setting of the sr bit in this register  1 = The ADC path runs at 24 kHz, and the DAC path and the rest of the system run at 48 kHz  To use this mode, the system sample rate sr must be set to 48 kHz. Therefore the I2S will also run at 48 kHz and the 24 kHz ADC output will be double | 0x0   |
|     |      |          | sampled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |

## Table 117: SR (Page 0: 0x00000017)

| Bit | Mode | Symbol | Description                                                                                                                                                                                                                                                | Reset |
|-----|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3:0 | R/W  | sr     | Sample rate control:<br>0001 = 8.000 kHz<br>0010 = 11.025 kHz<br>0011 = 12.000 kHz<br>0101 = 16.000 kHz<br>0110 = 22.050 kHz<br>0111 = 24.000 kHz<br>1001 = 32.000 kHz<br>1010 = 44.100 kHz<br>1011 = 48.000 kHz<br>1111 = 88.200 kHz<br>1111 = 96.000 kHz | 0xA   |



## Table 118: GAIN\_RAMP\_CTRL (Page 0: 0x00000092)

| Bit | Mode | Symbol         | Description                                                                                                               | Reset |
|-----|------|----------------|---------------------------------------------------------------------------------------------------------------------------|-------|
| 1:0 | R/W  | gain_ramp_rate | Controls the speed of the gain ramping when ramping is activated                                                          | 0x0   |
|     |      |                | 0 = nominal rate * 8 1 = nominal rate 2 = nominal rate / 8 3 = nominal rate / 16 (slowest)                                |       |
|     |      |                | The nominal rate (excluding headphone circuits) = 0.88 ms/dB. The nominal rate for the headphone circuits is = 1.3 ms/dB. |       |

## Table 119: PC\_COUNT (Page 0: 0x00000094)

| Bit | Mode | Symbol         | Description                                                                                                                                                                                                          | Reset |
|-----|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 1   | R/W  | pc_resync_auto | Program Counter resynchronisation control                                                                                                                                                                            | 0x1   |
|     |      |                | 0 = No resynchronisation. If the DAI drifts with respect to the system clocks, either a sample is skipped or it is double-sampled 1 = Automatic resynchronisation if the DAI drifts with respect to the system clock |       |
| 0   | R/W  | pc_freerun     | Controls the filter operation when the DAI is not enabled or when no DAI clocks are available on the ADC to DAC processing path                                                                                      | 0x0   |
|     |      |                | 0 = Filters are synchronised to the DAI<br>1 = Filters are free running                                                                                                                                              |       |

#### Table 120: Register map common2\_cad\_00 page 0

| Address<br>Name             | 7               | 6                     | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-----------------------------|-----------------|-----------------------|---|---|---|---|---|---|--|
| Register Page 0             | Register Page 0 |                       |   |   |   |   |   |   |  |
| 0x00000081<br>CHIP_ID1      |                 | chip_id1              |   |   |   |   |   |   |  |
| 0x00000082<br>CHIP_ID2      |                 | chip_id2              |   |   |   |   |   |   |  |
| 0x00000083<br>CHIP_REVISION |                 | chip_major chip_minor |   |   |   |   |   |   |  |



## Table 121: CHIP\_ID1 (Page 0: 0x00000081)

| Bit | Mode | Symbol   | Description                                                                                         | Reset |
|-----|------|----------|-----------------------------------------------------------------------------------------------------|-------|
| 7:0 | R    | chip_id1 | First two digits of the four-digit Chip ID The last two numbers of the Chip ID are held in chip_id2 | 0x23  |

## Table 122: CHIP\_ID2 (Page 0: 0x00000082)

| Bit | Mode | Symbol   | Description                                                                                         | Reset |
|-----|------|----------|-----------------------------------------------------------------------------------------------------|-------|
| 7:0 | R    | chip_id2 | Last two digits of the four-digit Chip ID The first two numbers of the Chip ID are held in chip_id1 | 0x93  |

## Table 123: CHIP\_REVISION (Page 0: 0x00000083)

| Bit | Mode | Symbol     | Description         | Reset |
|-----|------|------------|---------------------|-------|
| 7:4 | R    | chip_major | Chip major revision | 0x0   |
| 3:0 | R    | chip_minor | Chip minor revision | 0x2   |

#### Table 124: Register map dac\_filters\_cad\_00 page 0

| Address<br>Name            | 7                                 | 6        | 5                                                      | 4 | 3            | 2            | 1              | 0    |  |
|----------------------------|-----------------------------------|----------|--------------------------------------------------------|---|--------------|--------------|----------------|------|--|
| Register Page 0            | Register Page 0                   |          |                                                        |   |              |              |                |      |  |
| 0x00000040<br>DAC_FILTERS5 | dac_softmute_en dac_softmute_rate |          |                                                        |   | Reserved     |              |                |      |  |
| 0x00000041<br>DAC_FILTERS2 |                                   | dac_eq_b | pand2                                                  |   | dac_eq_band1 |              |                |      |  |
| 0x00000042<br>DAC_FILTERS3 |                                   | dac_eq_b | pand4                                                  |   | dac_eq_band3 |              |                |      |  |
| 0x00000043<br>DAC_FILTERS4 | dac_eq_en                         |          | Reserved                                               |   |              | dac_eq_band5 |                |      |  |
| 0x00000044<br>DAC_FILTERS1 | dac_hpf_en                        | Reserved | Reserved dac_audio_hpf_corner dac_voice_en dac_voice_h |   |              |              | c_voice_hpf_co | rner |  |



## Table 125: DAC\_FILTERS5 (Page 0: 0x00000040)

| Bit | Mode | Symbol            | Description                                                                                                                                                                                                                                                      | Reset |
|-----|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dac_softmute_en   | DAC softmute control. When this bit is set, both channels are soft-muted.                                                                                                                                                                                        | 0x0   |
|     |      |                   | 0 = Soft-mute disabled<br>1 = Soft-mute enabled                                                                                                                                                                                                                  |       |
| 6:4 | R/W  | dac_softmute_rate | Softmute gain update control  000 = 1 sample per 0.1875 dB 001 = 2 samples per 0.1875 dB 010 = 4 samples per 0.1875 dB 011 = 8 samples per 0.1875 dB 100 = 16 samples per 0.1875 dB 101 = 32 samples per 0.1875 dB 110 = 64 samples per 0.1875 dB 111 = Reserved | 0x0   |

## Table 126: DAC\_FILTERS2 (Page 0: 0x00000041)

| Bit | Mode | Symbol       | Description                                                                                                                                                                 | Reset |
|-----|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | dac_eq_band2 | Gain control of Band 2 in the 5-band EQ  0000 = -10.5 dB  0001 = -9.0 dB  0010 = -7.5 dB  Continuing in 1.5 dB steps through  0111 = 0 dB  to  1110 = 10.5 dB  1111 = 12 dB | 0x8   |
| 3:0 | R/W  | dac_eq_band1 | Gain control of Band 1 in the 5-band EQ  0000 = -10.5 dB  0001 = -9.0 dB  0010 = -7.5 dB  Continuing in 1.5 dB steps through  0111 = 0 dB  to  1110 = 10.5 dB  1111 = 12 dB | 0x8   |



## Table 127: DAC\_FILTERS3 (Page 0: 0x00000042)

| Bit | Mode | Symbol       | Description                                                                                                                                            | Reset |
|-----|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | dac_eq_band4 | Gain control of Band 4 in the 5-band EQ                                                                                                                | 0x8   |
|     |      |              | 0000 = -10.5 dB in 1.5 dB steps<br>0001 = -9.0 dB<br>0010 = -7.5 dB                                                                                    |       |
|     |      |              | Continuing in 1.5 dB steps through 0111 = 0 dB to                                                                                                      |       |
|     |      |              | 1110 = 10.5 dB<br>1111 = 12 dB                                                                                                                         |       |
| 3:0 | R/W  | dac_eq_band3 | Gain control of Band 3 in the 5-band EQ $0000 = -10.5 \text{ dB}$ $0001 = -9.0 \text{ dB}$ $0010 = -7.5 \text{ dB}$ Continuing in 1.5 dB steps through | 0x8   |
|     |      |              | 0111 = 0 dB<br>to<br>1110 = 10.5 dB<br>1111 = 12 dB                                                                                                    |       |

## Table 128: DAC\_FILTERS4 (Page 0: 0x00000043)

| Bit | Mode | Symbol       | Description                                         | Reset |
|-----|------|--------------|-----------------------------------------------------|-------|
| 7   | R/W  | dac_eq_en    | DAC 5-band EQ control                               | 0x0   |
|     |      |              | 0 = Equaliser disabled<br>1 = Equaliser enabled     |       |
| 3:0 | R/W  | dac_eq_band5 | Gain control of Band 5 in the 5-band EQ             | 0x8   |
|     |      |              | 0000 = -10.5 dB<br>0001 = -9.0 dB<br>0010 = -7.5 dB |       |
|     |      |              | Continuing in 1.5 dB steps through 0111 = 0 dB to   |       |
|     |      |              | 1110 = 10.5 dB<br>1111 = 12 dB                      |       |



## Table 129: DAC\_FILTERS1 (Page 0: 0x00000044)

| Bit | Mode | Symbol                   | Description                                                                                                                                      | Reset |
|-----|------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dac_hpf_en               | DAC High Pass Filter control                                                                                                                     | 0x1   |
|     |      |                          | 0 = High Pass Filter disabled<br>1 = High Pass Filter enabled                                                                                    |       |
| 5:4 | R/W  | dac_audio_hpf_corn<br>er | High Pass Filter 3 dB cutoff control. At 48 kHz, the 3 dB cutoff point is at:                                                                    | 0x0   |
|     |      |                          | 00 = 2 Hz<br>01 = 4 Hz<br>10 = 8 Hz<br>11 = 16 Hz                                                                                                |       |
|     |      |                          | For other sample rates, the corner cutoff point scales proportionately.                                                                          |       |
| 3   | R/W  | dac_voice_en             | DAC Voice Filter control: For 8/11.025/12/16 kHz sample rates and for best performance should always be enabled when running at one these rates. | 0x0   |
|     |      |                          | 0 = DAC Voice Filter disabled<br>1 = DAC Voice Filter enabled                                                                                    |       |
|     |      |                          | This DAC Voice Filter control overrides the 5-band EQ setting in dac_eq_en                                                                       |       |
| 2:0 | R/W  | dac_voice_hpf_corn er    | Voice Filter 3 dB cutoff control. At 8 kHz, the 3 dB cutoff point is at:                                                                         | 0x0   |
|     |      |                          | 000 = 2.5 Hz<br>001 = 25 Hz,<br>010 = 50 Hz<br>011 = 100 Hz                                                                                      |       |
|     |      |                          | 100 = 150 Hz<br>101 = 200 Hz<br>110 = 275 Hz<br>111 = 363 Hz                                                                                     |       |

#### Table 130: Register map dac\_ng\_cad\_00 page 0

| Address<br>Name                 | 7                  | 6                                                                | 5 | 4 | 3                   | 2 | 1                    | 0            |  |
|---------------------------------|--------------------|------------------------------------------------------------------|---|---|---------------------|---|----------------------|--------------|--|
| Register Page 0                 | Register Page 0    |                                                                  |   |   |                     |   |                      |              |  |
| 0x000000AF<br>DAC_NG_SETUP_TIME |                    | Reserved dac_ng_rampdn_rate dac_ng_rampup_rate dac_ng_setup_time |   |   |                     |   |                      | g_setup_time |  |
| 0x000000B0<br>DAC_NG_OFF_THRESH |                    | Reserved                                                         |   |   |                     |   | dac_ng_off_threshold |              |  |
| 0x000000B1<br>DAC_NG_ON_THRESH  |                    | Reserved                                                         |   |   | dac_ng_on_threshold |   |                      |              |  |
| 0x000000B2<br>DAC_NG_CTRL       | dac_ng_en Reserved |                                                                  |   |   |                     |   |                      |              |  |



Table 131: DAC\_NG\_SETUP\_TIME (Page 0: 0x000000AF)

| Bit | Mode | Symbol              | Description                                                                                                                                                                                                                         | Reset |
|-----|------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 3   | R/W  | dac_ng_rampdn_rat   | DAC Noise Gate ramp down control                                                                                                                                                                                                    | 0x0   |
|     |      |                     | 0 = 0.88 ms/dB<br>1 = 14.08 ms/dB                                                                                                                                                                                                   |       |
| 2   | R/W  | dac_ng_rampup_rat e | DAC Noise Gate ramp up control                                                                                                                                                                                                      | 0x0   |
|     |      |                     | 0 = 0.22 ms/dB<br>1 = 0.0138 ms/dB                                                                                                                                                                                                  |       |
| 1:0 | R/W  | dac_ng_setup_time   | Noise Gate timing control This specifies the number of samples for which the largest signal through the DACs must be above (or below) dac_ng_off_threshold (or dac_ng_on_threshold) for the Noise Gate to unmute (or mute) the data | 0x0   |
|     |      |                     | 00 = 256 samples<br>01 = 512 samples<br>10 = 1024 samples<br>11 = 2048 samples                                                                                                                                                      |       |

## Table 132: DAC\_NG\_OFF\_THRESH (Page 0: 0x000000B0)

| Bit | Mode | Symbol                | Description                                                                                                                                                                                                                         | Reset |
|-----|------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | dac_ng_off_threshol d | Threshold above which the Noise Gate is deactivated. If the signal rises above this level, the Noise Gate is deactivated.  000 = -102 dB 001 = -96 dB 010 = -90 dB 011 = -84 dB 100 = -78 dB 101 = -72 dB 110 = -66 dB 111 = -60 dB | 0x0   |



## Table 133: DAC\_NG\_ON\_THRESH (Page 0: 0x000000B1)

| Bit | Mode | Symbol               | Description                                                                                                                                                                                                                                                    | Reset |
|-----|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | dac_ng_on_threshol d | Threshold below which the Noise Gate is dactivated. If the signal drops below this level for dac_ng_setup_time samples, the Noise Gate is activated.  000 = -102 dB 001 = -96 dB 010 = -90 dB 011 = -84 dB 100 = -78 dB 101 = -72 dB 110 = -66 dB 111 = -60 dB | 0x0   |

#### Table 134: DAC\_NG\_CTRL (Page 0: 0x000000B2)

| Bit | Mode | Symbol    | Description                                             | Reset |
|-----|------|-----------|---------------------------------------------------------|-------|
| 7   | R/W  | dac_ng_en | DAC Noise Gate control                                  | 0x0   |
|     |      |           | 0 = Noise Gate is disabled<br>1 = Noise Gate is enabled |       |

#### Table 135: Register map dai\_cad\_00 page 0

| Address<br>Name                | 7                         | 6                                        | 5                             | 4           | 3                  | 2                  | 1 | 0          |
|--------------------------------|---------------------------|------------------------------------------|-------------------------------|-------------|--------------------|--------------------|---|------------|
| Register Page 0                |                           |                                          |                               |             |                    |                    |   |            |
| 0x0000002B<br>DAI_CLK_MODE     | dai_clk_en                | Reserved dai_wclk_tri_state dai_wclk_pol |                               | dai_clk_pol | dai_bclks_per_wclk |                    |   |            |
| 0x0000002C<br>DAI_CTRL         | dai_en                    | Reserved                                 | I dai_ch_num dai_word_l       |             |                    | _length dai_format |   | ai_format  |
| 0x0000002D<br>DAI_TDM_CTRL     | dai_tdm_mode_en           | dai_oe                                   | dai_oe Reserved dai_tdm_ch_en |             |                    |                    |   | _tdm_ch_en |
| 0x00000030<br>DAI_OFFSET_LOWER | dai_offset_lower          |                                          |                               |             |                    |                    |   |            |
| 0x00000031<br>DAI_OFFSET_UPPER | Reserved dai_offset_upper |                                          |                               |             |                    |                    |   |            |



## Table 136: DAI\_CLK\_MODE (Page 0: 0x0000002B)

| Bit | Mode | Symbol             | Description                                                                                                                       | Reset |
|-----|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dai_clk_en         | DAI Master mode control                                                                                                           | 0x0   |
|     |      |                    | 0 = Slave mode (BCLK/WCLK inputs)<br>1 = Master mode (BCLK/WCLK outputs)                                                          |       |
| 4   | R/W  | dai_wclk_tri_state | WLCK tri-state control                                                                                                            | 0x0   |
|     |      |                    | 0 = WCLK state is set by dai_clk_en. WCLK is set as output in master mode, and as input in slave mode 1 = WCLK forced as an input |       |
| 3   | R/W  | dai_wclk_pol       | DAI word clock polarity control                                                                                                   | 0x0   |
|     |      |                    | 0 = Normal polarity<br>1 = Inverted polarity                                                                                      |       |
| 2   | R/W  | dai_clk_pol        | DAI bit clock polarity control                                                                                                    | 0x0   |
|     |      |                    | 0 = Normal polarity<br>1 = Inverted polarity                                                                                      |       |
| 1:0 | R/W  | dai_bclks_per_wclk | Number of BCLKs per WCLK period when in DAI Master mode                                                                           | 0x1   |
|     |      |                    | 00 = 32 BCLKS per WCLK<br>01 = 64 BCLKS per WCLK<br>10 = 128 BCLKS per WCLK<br>11 = 256 BCLKS per WCLK                            |       |

## Table 137: DAI\_CTRL (Page 0: 0x0000002C)

| Bit | Mode | Symbol          | Description                                                                                                                        | Reset |
|-----|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dai_en          | DAI control                                                                                                                        | 0x0   |
|     |      |                 | <ul><li>0 = DAI disabled. No data is transferred.</li><li>1 = DAI enabled. Input and output data streams are transferred</li></ul> |       |
| 5:4 | R/W  | dai_ch_num      | Channel control                                                                                                                    | 0x2   |
|     |      |                 | 00 = No channels are enabled<br>01 = Left channel is enabled<br>10 = Left and right channels are enabled<br>11 = Reserved          |       |
| 3:2 | R/W  | dai_word_length | DAI data word length control                                                                                                       | 0x2   |
|     |      |                 | 0 = 16 bits per channel 1 = 20 bits per channel 2 = 24 bits per channel 3 = 32 bits per channel                                    |       |
| 1:0 | R/W  | dai_format      | DAI data format                                                                                                                    | 0x0   |
|     |      |                 | 00 = I2S mode<br>01 = Left justified mode<br>10 = Right justified mode<br>11 = DSP mode                                            |       |



Table 138: DAI\_TDM\_CTRL (Page 0: 0x0000002D)

| Bit | Mode | Symbol          | Description                                                                                                                                                                                                                                                                                                              | Reset |
|-----|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dai_tdm_mode_en | DAI TDM mode control. In TDM mode, the output is high impedence when not actively driving data as this allows other devices to share the DATOUT line.  0 = DAI normal mode 1 = DAI TDM mode                                                                                                                              | 0x0   |
| 6   | R/W  | dai_oe          | DAI output control  0 = DAI DATOUT pin is high impedence 1 = DAI DATOUT pin is driven when required                                                                                                                                                                                                                      | 0x1   |
| 1:0 | R/W  | dai_tdm_ch_en   | DAI TDM channel control.  Bit 0 = Left channel; Bit 1: Riight channel.  For each bit, 0 = Disabled; 1 = Enabled.  00 = Left channel and right channel both disabled 01 = Left channel enabled, right channel disabled 10 = Left channel disabled, right channel enabled 11 = Left channel and right channel both enabled | 0x0   |

## Table 139: DAI\_OFFSET\_LOWER (Page 0: 0x00000030)

| Bit | Mode | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reset |
|-----|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | dai_offset_lower | DAI data offset with respect to WCLK measured in BCLK periods.  The total offset is determined by an 11-bit binary number formed by a combination of this register (dai_offset_lower) and dai_offset_upper.  With the maximum BCLK frequency of 6 MHz, the maximum number of BCLK periods is 768. The maximum DAI offset value is therefore 767 (0x2FF), represented by dai_offset_lower = 1111 1111, and dai_offset_upper = 010.  0x000 = No offset relative to the normal formatting 0x001 = One BCLK period offset relative to the normal formatting 0x002 = Two BCLK periods offset relative to the normal formatting  0xn = n BCLK periods offset relative to the normal formatting  0xn = n BCLK periods offset relative to the normal formatting (max = 0x2FF) | 0x0   |



## Table 140: DAI\_OFFSET\_UPPER (Page 0: 0x00000031)

| Bit | Mode | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Reset |
|-----|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | dai_offset_upper | DAI data offset with respect to WCLK measured in BCLK periods.  The total offset is determined by an 11-bit binary number formed by a combination of dai_offset_lower and this register (dai_offset_upper).  With the maximum BCLK frequency of 6 MHz, the maximum number of BCLK periods is 768. The maximum DAI offset value is therefore 767 (0x2FF), represented by dai_offset_lower = 1111 1111, and dai_offset_upper = 010.  0x000 = No offset relative to the normal formatting 0x001 = One BCLK period offset relative to the normal formatting 0x002 = Two BCLK periods offset relative to the normal formatting  0xn = n BCLK periods offset relative to the normal formatting | 0x0   |

#### Table 141: Register map pll\_cad\_00 page 0

| Address<br>Name            | 7                        | 6                  | 5                 | 4         | 3                  | 2 | 1        | 0 |  |
|----------------------------|--------------------------|--------------------|-------------------|-----------|--------------------|---|----------|---|--|
| Register Page 0            | Register Page 0          |                    |                   |           |                    |   |          |   |  |
| 0x00000020<br>PLL_CTRL     | pll_mode pll_mclk_sqr_en |                    |                   | pll_indiv |                    |   | Reserved |   |  |
| 0x00000022<br>PLL_FRAC_TOP | Reserved                 |                    |                   |           | pll_fbdiv_frac_top |   |          |   |  |
| 0x00000023<br>PLL_FRAC_BOT |                          | pll_fbdiv_frac_bot |                   |           |                    |   |          |   |  |
| 0x00000024<br>PLL_INTEGER  | Reserved                 |                    | pll_fbdiv_integer |           |                    |   |          |   |  |
| 0x00000025<br>PLL_SRM_STS  | pll_srm_status           |                    |                   |           | Reserved           |   |          |   |  |



## Table 142: PLL\_CTRL (Page 0: 0x00000020)

| Bit | Mode | Symbol          | Description                                                                                                                                                                                                                                                                    | Reset |
|-----|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:6 | R/W  | pll_mode        | PLL mode control  00 = Bypass mode. The PLL is disabled, and the system clock is MCLK (after input divider) 01 = Normal mode.The PLL is enabled, and the system clock is a fixed multiple of MCLK 10 = SRM. The PLL is enabled, and the system clock tracks WCLK 11 = Reserved | 0x0   |
| 5   | R/W  | pll_mclk_sqr_en | PLL clock squarer control.  0 = Clock squarer is disabled 1 = Clock squarer is enabled                                                                                                                                                                                         | 0x0   |
| 4:2 | R/W  | pll_indiv       | PLL reference input clock (MCLK) control  0 = 2 to 4.5 MHz  1 = 4.5 to 9 MHz  2 = 9 to 18 MHz  3 = 18 to 36 MHz  4 = 36+ MHz                                                                                                                                                   | 0x4   |

## Table 143: PLL\_FRAC\_TOP (Page 0: 0x00000022)

| Bit | Mode | Symbol             | Description                                                                                                                                                                                                                                | Reset |
|-----|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 4:0 | R/W  | pll_fbdiv_frac_top | PLL fractional division value (top bits). The full PLL fractional division value is a concatenation of these bits (MSB) and PLL_FBDIV_FRAC_BOT (LSB).  The value in this register does not take effect until pll_fbdiv_integer is written. | 0x0   |

#### Table 144: PLL\_FRAC\_BOT (Page 0: 0x00000023)

| Bit | Mode | Symbol             | Description                                                                                                                                                                                                                                   | Reset |
|-----|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | pll_fbdiv_frac_bot | PLL fractional division value (bottom bits). The full PLL fractional division value is a concatenation of PLL_FBDIV_FRAC_TOP (MSB) and these bits (LSB).  The value in this register does not take effect until pll_fbdiv_integer is written. | 0x0   |



#### Table 145: PLL\_INTEGER (Page 0: 0x00000024)

| Bit | Mode | Symbol            | Description                                                                                                                                   | Reset |
|-----|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 6:0 | R/W  | pll_fbdiv_integer | PLL integer division value.  Writing this register causes the entire pll_fbdiv value (PLL_INTEGER, PLL_FRAC_TOP, PLL_FRAC_BOT) to be updated. | 0x20  |

### Table 146: PLL\_SRM\_STS (Page 0: 0x00000025)

| Bit | Mode | Symbol         | Description                                                                                                                                                                                                                                                                                                                                          | Reset |
|-----|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R    | pll_srm_status | PLL/SRM status (user mode). Within this four-bit register field, Bit position [3] = SRM lock Bit position [2] = PLL/SRM active Bit position [1] = PLL lock Bit position [0] = MCLK status (1=valid MCLK detected, subject to minimum detection frequency of approximately 1 MHz)  For each bit position, 0 = Inactive or invalid 1 = Active or valid | 0x1   |

#### Table 147: Register map router\_cad\_00 page 0

| Address<br>Name               | 7          | 6        | 5         | 4     | 3          | 2          | 1         | 0        |
|-------------------------------|------------|----------|-----------|-------|------------|------------|-----------|----------|
| Register Page 0               |            |          |           |       |            |            |           |          |
| 0x0000002A<br>DIG_ROUTING_DAI | Reserved   |          | dai_r_src |       | Reserved   |            | dai_l_src |          |
| 0x0000002E<br>DIG_ROUTING_DAC | dac_r_mono | Reserved | dac_      | r_src | dac_I_mono | Reserved   | da        | ac_l_src |
| 0x00000099<br>DIG_CTRL        | dac_r_inv  |          | Reserved  |       | dac_l_inv  | v Reserved |           |          |

#### Table 148: DIG\_ROUTING\_DAI (Page 0: 0x0000002A)

| Bit | Mode | Symbol    | Description                                                                                                                 | Reset |
|-----|------|-----------|-----------------------------------------------------------------------------------------------------------------------------|-------|
| 5:4 | R/W  | dai_r_src | Data selection for the DAI right output stream                                                                              | 0x1   |
|     |      |           | 00 = ADC left<br>01 = Tone generator<br>10 = DAI input left data / DAI mono mix<br>11 = DAI input right data / DAI mono mix |       |



| Bit | Mode | Symbol    | Description                                                                                                                 | Reset |
|-----|------|-----------|-----------------------------------------------------------------------------------------------------------------------------|-------|
| 1:0 | R/W  | dai_l_src | Data selection for the DAI left output stream                                                                               | 0x0   |
|     |      |           | 00 = ADC left<br>01 = Tone generator<br>10 = DAI input left data / DAI mono mix<br>11 = DAI input right data / DAI mono mix |       |

## Table 149: DIG\_ROUTING\_DAC (Page 0: 0x0000002E)

| Bit | Mode | Symbol     | Description                                                                                                                                       | Reset |
|-----|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dac_r_mono | Mono-mix control for the DAI right input stream  0 = No mono-mix  1 = The DAI right input stream is replaced with a mono mix of left and right    | 0x0   |
| 5:4 | R/W  | dac_r_src  | Data selection to the DAC_R path  00 = ADC left output 01 = Tone generator 10 = DAI input left / dai mono mix 11 = DAI input right / dai mono mix | 0x3   |
| 3   | R/W  | dac_l_mono | Mono-mix control for the DAI left input stream  0 = No mono-mix  1 = The DAI left input stream is replaced with a mono mix of left and right      | 0x0   |
| 1:0 | R/W  | dac_l_src  | Data selection to the DAC_L path  00 = ADC left output 01 = Tone generator 10 = DAI input left / dai mono mix 11 = DAI input right / dai mono mix | 0x2   |

## Table 150: DIG\_CTRL (Page 0: 0x00000099)

| Bit | Mode | Symbol    | Description                                                                         | Reset |
|-----|------|-----------|-------------------------------------------------------------------------------------|-------|
| 7   | R/W  | dac_r_inv | DAC right input stream invertion control                                            | 0x0   |
|     |      |           | 0 = No inversion of the right input strem<br>1 = The right input stream is inverted |       |
| 3   | R/W  | dac_l_inv | DAC left input stream invertion control                                             | 0x0   |
|     |      |           | 0 = No inversion of the left input stream<br>1 = The left input stream is inverted  |       |



#### Table 151: Register map sidetone\_cad\_00 page 0

| Address<br>Name                      | 7 6                                            |                            | 5 | 4 | 3 | 2    | 1         | 0 |
|--------------------------------------|------------------------------------------------|----------------------------|---|---|---|------|-----------|---|
| Register Page 0                      |                                                |                            |   |   |   |      |           |   |
| 0x0000003A<br>SIDETONE_CTRL          | I sidetone, en l sidetone, mute, en l Reserved |                            |   |   |   |      |           |   |
| 0x0000003B<br>SIDETONE_GAIN          |                                                | Reserved                   |   |   |   | side | tone_gain |   |
| 0x0000003C<br>DROUTING_ST_OUTFILT_1L |                                                | Reserved outfilt_st_1l_src |   |   |   |      | _src      |   |
| 0x0000003D<br>DROUTING_ST_OUTFILT_1R |                                                | Reserved outfilt_st_1r_src |   |   |   |      | _src      |   |

### Table 152: SIDETONE\_CTRL (Page 0: 0x0000003A)

| Bit | Mode | Symbol           | Description                                             | Reset |
|-----|------|------------------|---------------------------------------------------------|-------|
| 7   | R/W  | sidetone_en      | Sidetone path control                                   | 0x0   |
|     |      |                  | 0 = Sidetone path disabled<br>1 = Sidetone path enabled |       |
| 6   | R/W  | sidetone_mute_en | SideTone mute control                                   | 0x1   |
|     |      |                  | 0 = Sidetone mute disabled<br>1 = Sidetone mute enabled |       |

### Table 153: SIDETONE\_GAIN (Page 0: 0x0000003B)

| Bit | Mode | Symbol        | Description                                                                                                                    | Reset |
|-----|------|---------------|--------------------------------------------------------------------------------------------------------------------------------|-------|
| 3:0 | R/W  | sidetone_gain | Sidetone gain control                                                                                                          | 0xE   |
|     |      |               | 0000 = -42 dB<br>0001 = -39 dB<br>0010 = -36 dB<br>Continuing in 3 dB steps to<br>1101 = -3dB<br>1110 = 0dB<br>1111 = Reserved |       |



### Table 154: DROUTING\_ST\_OUTFILT\_1L (Page 0: 0x0000003C)

| Bit | Mode | Symbol            | Description                                                              | Reset |
|-----|------|-------------------|--------------------------------------------------------------------------|-------|
| 2:0 | R/W  | outfilt_st_1I_src | Data selection for the output filter 1 left output stream                | 0x1   |
|     |      |                   | bit 0 = Output filter 1L<br>bit 1 = Output filter 1R<br>bit 2 = Sidetone |       |
|     |      |                   | For each bit position/output stream, 0 = disabled and 1 = enabled        |       |

### Table 155: DROUTING\_ST\_OUTFILT\_1R (Page 0: 0x0000003D)

| Bit | Mode | Symbol            | Description                                                              | Reset |
|-----|------|-------------------|--------------------------------------------------------------------------|-------|
| 2:0 | R/W  | outfilt_st_1r_src | Data selection for the output filter 1 right output stream               | 0x2   |
|     |      |                   | bit 0 = Output filter 1L<br>bit 1 = Output filter 1R<br>bit 2 = Sidetone |       |
|     |      |                   | For each bit position/output stream, 0 = disabled and 1 = enabled        |       |

#### Table 156: Register map system\_active\_cad\_00 page 0

| Address<br>Name             | 7                         | 6 | 5 | 4 | 3 | 2 | 1 | 0             |
|-----------------------------|---------------------------|---|---|---|---|---|---|---------------|
| Register Page 0             | Register Page 0           |   |   |   |   |   |   |               |
| 0x000000FD<br>SYSTEM_ACTIVE | VE Reserved system_active |   |   |   |   |   |   | system_active |

# Table 157: SYSTEM\_ACTIVE (Page 0: 0x000000FD)

| Bit | Mode | Symbol        | Description                         | Reset |
|-----|------|---------------|-------------------------------------|-------|
| 0   | R/W  | system_active | System Standby mode                 | 0x0   |
|     |      |               | 0 = Standby mode<br>1 = Active mode |       |



#### Table 158: Register map system\_controller\_cad\_00 page 0

| Address<br>Name                   | 7 | 6                    | 5    | 4     | 3 | 2 | 1        | 0        |
|-----------------------------------|---|----------------------|------|-------|---|---|----------|----------|
| Register Page 0                   |   |                      |      |       |   |   |          |          |
| 0x00000050<br>SYSTEM_MODES_INPUT  |   | adc_mode mode_submit |      |       |   |   |          |          |
| 0x00000051<br>SYSTEM_MODES_OUTPUT |   | dac_mode mode_subn   |      |       |   |   |          |          |
| 0x000000E0<br>SYSTEM_STATUS       |   |                      | Rese | erved |   |   | sc2_busy | sc1_busy |

#### Table 159: SYSTEM\_MODES\_INPUT (Page 0: 0x00000050)

| Bit | Mode | Symbol      | Description                                                                                                                          | Reset |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:1 | R/W  | adc_mode    | preconfigured system modes (input side): [1] = reserved [2] = MIC [3] = reserved [4] = MIXIN [5] = reserved [6] = ADC [7] = reserved | 0x0   |
| 0   | R/W  | mode_submit | Causes both the adc_mode and dac_mode to become active                                                                               | 0x0   |

### Table 160: SYSTEM\_MODES\_OUTPUT (Page 0: 0x00000051)

| Bit | Mode | Symbol      | Description                                                                                                                          | Reset |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:1 | R/W  | dac_mode    | preconfigured system modes (output side): [1] = reserved [2] = reserved [3] = reserved [4] = HP_L [5] = HP_R [6] = DAC_L [7] = DAC_R | 0x0   |
| 0   | -    | mode_submit | Causes both the adc_mode and dac_mode to become active                                                                               | 0x0   |



### Table 161: SYSTEM\_STATUS (Page 0: 0x000000E0)

| Bit | Mode | Symbol   | Description                                                                      | Reset |
|-----|------|----------|----------------------------------------------------------------------------------|-------|
| 1   | R    | sc2_busy | Indicates the current status of the system mode controller 0 = complete 1 = busy | 0x0   |
| 0   | R    | sc1_busy | Indicates the current status of the system controller 0 = complete 1 = busy      | 0x0   |

#### Table 162: Register map tone\_gen\_cad\_00 page 0

| Address<br>Name                | 7           | 6                                   | 5        | 4      | 3       | 2     | 1           | 0   |
|--------------------------------|-------------|-------------------------------------|----------|--------|---------|-------|-------------|-----|
| Register Page 0                |             |                                     |          |        |         |       |             |     |
| 0x000000B4<br>TONE_GEN_CFG1    | start_stopn | art_stopn Reserved dtmf_en dtmf_reg |          |        |         |       |             |     |
| 0x000000B5<br>TONE_GEN_CFG2    |             | tone_g                              | en_gain  |        | Rese    | erved | swg_s       | sel |
| 0x000000B6<br>TONE_GEN_CYCLES  |             |                                     | Reserved |        |         |       | beep_cycles |     |
| 0x000000B7<br>TONE_GEN_FREQ1_L |             |                                     |          | freq1  | J       |       |             |     |
| 0x000000B8<br>TONE_GEN_FREQ1_U |             |                                     |          | freq1_ | _u      |       |             |     |
| 0x000000B9<br>TONE_GEN_FREQ2_L |             |                                     |          | freq2  | J       |       |             |     |
| 0x000000BA<br>TONE_GEN_FREQ2_U |             | freq2_u                             |          |        |         |       |             |     |
| 0x000000BB<br>TONE_GEN_ON_PER  | Rese        | Reserved beep_on_per                |          |        |         |       |             |     |
| 0x000000BC<br>TONE_GEN_OFF_PER | Rese        | erved                               |          |        | beep_of | f_per |             |     |

### Table 163: TONE\_GEN\_CFG1 (Page 0: 0x000000B4)

| Bit | Mode | Symbol      | Description                                                                                                                                                                                                                                                                                                            | Reset |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7   | R/W  | start_stopn | Tone Generator stop-start control.  Setting this bit = 1 starts the Tone Generator for the number of beeps defined by beep_cycles. Once complete, the bit is automatically cleared.  If beep_cycles = 111 (continuous), then this bit must be cleared manually  0 = Tone Generator disabled 1 = Tone Generator enabled | 0x0   |



| Bit | Mode | Symbol   | Description                                                                                                                                                                                                                        | Reset |
|-----|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 4   | R/W  | dtmf_en  | DTMF control  0 = DTMF is disabled. The Tone Generator uses values in the registers freq1 and freq2 to generate sine wave(s)  1 = DTMF is enabled. The Tone Generator uses values from the register dtmf_reg to generate sinewaves | 0x0   |
| 3:0 | R/W  | dtmf_reg | The DTMF key pad values 0 to 15  0000 = 0 0001 = 1 0010 = 2 0011 = 3 0100 = 4 0101 = 5 0110 = 6 0111 = 7 1000 = 8 1001 = 9 1010 = A 1011 = B 1100 = C 1101 = D 1110 = * 1111 = #                                                   | 0x0   |

### Table 164: TONE\_GEN\_CFG2 (Page 0: 0x000000B5)

| Bit | Mode | Symbol        | Description                                                                                                                                                                                                                                                                             | Reset |
|-----|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:4 | R/W  | tone_gen_gain | Tone Generator gain control                                                                                                                                                                                                                                                             | 0x0   |
|     |      |               | 0000 = 0 dB<br>0001 = -2.5 dB<br>0010 = -6 dB                                                                                                                                                                                                                                           |       |
|     |      |               | Continuing in 2.5/3.5 dB steps to                                                                                                                                                                                                                                                       |       |
|     |      |               | 1110 = -42 dB<br>1111 = -44.5 dB                                                                                                                                                                                                                                                        |       |
| 1:0 | R/W  | swg_sel       | Sine wave selection control                                                                                                                                                                                                                                                             | 0x0   |
|     |      |               | 00 = Sum of both Sine Wave Generator (SWG) values is mixed into the audio stream 01 = Only the first SWG value is output 10 = Only the second SWG value is output 11 = 1-Cos(SWG1) or S_ramp function for headphone detection. The high period is determined by the beep_on_per setting |       |



### Table 165: TONE\_GEN\_CYCLES (Page 0: 0x000000B6)

| Bit | Mode | Symbol      | Description                                                                                                                                                                                                                  | Reset |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 2:0 | R/W  | beep_cycles | Beep control. This specified the number of beep cycles required.  000 = 1 cycle 001 = 2 cycles 010 = 3 cycles 011 = 4 cycles 100 = 8 cycles 101 = 16 cycles 110 = 32 cycles 111 = continuous (until start_stopn is set to 0) | 0x0   |

#### Table 166: TONE\_GEN\_FREQ1\_L (Page 0: 0x000000B7)

| Bit | Mode | Symbol  | Description                                                                | Reset |
|-----|------|---------|----------------------------------------------------------------------------|-------|
| 7:0 | R/W  | freq1_I | Lower byte of the output frequency for the first Sine Wave Generator (SWG) | 0x55  |
|     |      |         | If sample rate (SR) = 8/12/16/24/32/48/96 kHz freq1=(2^16*(f/12000))-1     |       |
|     |      |         | If sample rate (SR) =11.025/22.05/44.4/88.2 kHz, freq1=(2^16*(f/11025))-1  |       |

### Table 167: TONE\_GEN\_FREQ1\_U (Page 0: 0x000000B8)

| Bit | Mode | Symbol  | Description                                                                | Reset |
|-----|------|---------|----------------------------------------------------------------------------|-------|
| 7:0 | R/W  | freq1_u | Upper byte of the output frequency for the first Sine Wave Generator (SWG) | 0x15  |
|     |      |         | If sample rate (SR) = 8/12/16/24/32/48/96 kHz freq1=(2^16*(f/12000))-1     |       |
|     |      |         | If sample rate (SR) =11.025/22.05/44.4/88.2 kHz, freq1=(2^16*(f/11025))-1  |       |



#### Table 168: TONE\_GEN\_FREQ2\_L (Page 0: 0x000000B9)

| Bit | Mode | Symbol  | Description                                                                                                                                                                                                                    | Reset |
|-----|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 7:0 | R/W  | freq2_I | Lower byte of the output frequency for the second Sine Wave Generator (SWG)  If sample rate (SR) = 8/12/16/24/32/48/96 kHz freq1=(2^16*(f/12000))-1  If sample rate (SR) =11.025/22.05/44.4/88.2 kHz, freq1=(2^16*(f/11025))-1 | 0x0   |

### Table 169: TONE\_GEN\_FREQ2\_U (Page 0: 0x000000BA)

| Bit | Mode | Symbol  | Description                                                                 | Reset |
|-----|------|---------|-----------------------------------------------------------------------------|-------|
| 7:0 | R/W  | freq2_u | Upper byte of the output frequency for the second Sine Wave Generator (SWG) | 0x40  |
|     |      |         | If sample rate (SR) = 8/12/16/24/32/48/96 kHz freq1=(2^16*(f/12000))-1      |       |
|     |      |         | If sample rate (SR) =11.025/22.05/44.4/88.2 kHz, freq1=(2^16*(f/11025))-1   |       |

#### Table 170: TONE\_GEN\_ON\_PER (Page 0: 0x000000BB)

| Bit | Mode | Symbol      | Description                                                                                 | Reset |
|-----|------|-------------|---------------------------------------------------------------------------------------------|-------|
| 5:0 | R/W  | beep_on_per | Beep ON period control                                                                      | 0x2   |
|     |      |             | 0x0 = 10 ms<br>0x1 = 20 ms<br>0x2 = 30 ms                                                   |       |
|     |      |             | Continuing in 10 ms steps to                                                                |       |
|     |      |             | 0x14 = 200 ms                                                                               |       |
|     |      |             | then  0x15 = Reserved  0x16 = Reserved  0x17 = Reserved  0x18 = Reserved                    |       |
|     |      |             | then 0x19 = 250 ms 0x1A = 300 ms 0x1B = 350 ms Continuing in 50 ms steps to                 |       |
|     |      |             | 0x3B = 1950 ms<br>0x3C = 2000 ms<br>0x3D = Reserved<br>0x3E = Reserved<br>0x3F = Continuous |       |



Table 171: TONE\_GEN\_OFF\_PER (Page 0: 0x000000BC)

| Bit | Mode | Symbol       | Description                  | Reset |
|-----|------|--------------|------------------------------|-------|
| 5:0 | R/W  | beep_off_per | Beep OFF period control      | 0x1   |
|     |      |              | 0x0 = 10 ms                  |       |
|     |      |              | 0x1 = 20  ms                 |       |
|     |      |              | 0x2 = 30  ms                 |       |
|     |      |              | Continuing in 10 ms steps to |       |
|     |      |              | 0x14 = 200 ms                |       |
|     |      |              | then                         |       |
|     |      |              | 0x15 = Reserved              |       |
|     |      |              | 0x16 = Reserved              |       |
|     |      |              | 0x17 = Reserved              |       |
|     |      |              | 0x18 = Reserved              |       |
|     |      |              | then                         |       |
|     |      |              | 0x19 = 250  ms               |       |
|     |      |              | 0x1A = 300  ms               |       |
|     |      |              | 0x1B = 350 ms                |       |
|     |      |              | Continuing in 50 ms steps to |       |
|     |      |              | 0x3B = 1950 ms               |       |
|     |      |              | 0x3C = 2000 ms               |       |
|     |      |              | 0x3D = Reserved              |       |
|     |      |              | 0x3E = Reserved              |       |
|     |      |              | 0x3F = Reserved              |       |



# 13 Package Information



Figure 35: DA7219 Package Outline Drawing



# 14 Ordering Information

The ordering number consists of the part number followed by a suffix indicating the packing method. For details and availability, please consult Dialog Semiconductor's customer portal or your local sales representative.

**Table 172: Ordering Information** 

| Part Number  | Package  | Size (mm)     | Shipment Form                                                                 | Pack Quantity |
|--------------|----------|---------------|-------------------------------------------------------------------------------|---------------|
| DA7219-02VBA | 32 WLCSP | 4.5 x 1.64 mm | Tape and reel                                                                 | 4,500         |
| DA7219-02VB6 | 32 WLCSP | 4.5 x 1.64 mm | Tray/Waffle Pack<br>(engineering<br>samples only - not<br>for mass production | 98            |



### **Appendix A Applications Information**

#### A.1 Codec Initialization

Depending on the specific application, some general settings need to be set. Examples of these settings include the sample rate, the PLL, and the DAI. Then the amplifiers, the mixers and channels of the ADC/DAC have to be configured and enabled using their respective control registers.

An example sequence is shown below:

- 1. Configure clock mode as required for operation, (for example PLL bypass, PLL or SRM mode).
- 2. Configure the DAI.
- 3. Configure the charge pump if the headphone path is in use.
- 4. Set input and output mixer paths and gains.
- 5. Enable input and output paths using the system controller.

### A.2 Automatic ALC Calibration

When using the automatic level control (ALC) in hybrid mode the DC offset between the digital and analog PGAs must be cancelled. This is performed automatically if the following steps are followed:

- 1. Enable microphone amplifiers unmuted
- 2. Mute microphones
- 3. Enable input mixer and ADC unmuted
- 4. Enable AIF interface
- 5. Set alc\_auto\_calib\_en in ALC\_CTRL1 to '1' (ALC\_CTRL1 = 0x2F). This bit will auto clear when calibration is complete.
- 6. When calibration is complete, enable the ALC with alc\_sync\_mode and alc\_offset\_en (ALC\_CTRL1 = 0x2F)
- 7. Unmute microphones



### **Appendix B Components**

The following recommended components are examples selected from requirements of a typical application. The electrical characteristics (that is, the supported voltage/current ranges) have to be cross-checked and component types may need to be adapted from the individual needs of the target circuitry.

#### **B.1** Audio Inputs

**Table 173: Audio Inputs** 

| Pin Name | Bump/Pin | Power Domain | Description                                                           | Туре         |
|----------|----------|--------------|-----------------------------------------------------------------------|--------------|
| MIC_N    | A15      | VDD          | Differential mic.<br>input (negative) /<br>single-ended mic.<br>input | Analog input |
| MIC_P    | B16      | VDD          | Differential mic.<br>input (positive) /<br>single-ended mic.<br>input | Analog input |
| MIC      | C15      | N/A          | Supply input for headset microphone power                             | Analog input |

DA7219 microphone inputs can be configured to accommodate single-ended or differential analog microphones, line inputs or digital microphones.

When using the inputs in an analog configuration, a DC blocking capacitor is required for each input bump used in the target application. The choice of capacitor is determined by the filter that is formed between that capacitor and the input impedance of the input pin, see Table 7.

$$C = \frac{1}{2\pi. R. F_c}$$

Where Fc is the 3 dB cutoff frequency of the low-pass filter (typically 20 Hz for audio applications). A  $1 \mu F$  capacitor is suitable for most applications.

Due to their high stability, tantalum capacitors are particularly suitable for this application. Ceramic equivalents with an X5R dielectric are recommended as a cost effective alternative. Care should be taken to ensure that the desired capacitance is maintained over operating temperature and voltage.

Z5U dielectric ceramics should be avoided due to their susceptibility to microphonic effects.

Unused input bumps can be left floating or connected via a capacitor to ground.

The MIC pin would normally be connected to MICBIAS using a 2k2 resistor. This pin is an input to supply the microphone power when a headset is connected to the headset socket. The polarity of the microphone pin is determined by the accessory detect circuitry and the power is switched internally in the device to allow the microphone bias to be provided from this pin.

© 2021 Renesas Electronics



#### **B.2** Microphone Bias

**Table 174: Microphone Bias** 

| Pin Name | Bump/Pin | Power Domain | Description                     | Туре          |
|----------|----------|--------------|---------------------------------|---------------|
| MICBIAS  | B14      | VDD_MIC      | Microphone bias output (Note 1) | Analog output |
| MIC      | C15      | VDD_MIC      | Microphone bias input to AccDet | Analog Input  |

Note 1 A 1 µF capacitor to GND should be used to decouple the MICBIAS output.

**Note 2** The recommended value for RBIAS =  $2.2 \text{ k}\Omega$ 



Figure 36: MICBIAS Decoupling

### **B.3** Audio Outputs

Table 175: Headset

| Pin Name     | Bump/Pin | Power Domain | Description                            | Туре                   |
|--------------|----------|--------------|----------------------------------------|------------------------|
| HP_L         | A5       | VDD          | headphone output (left)                | Analog output          |
| HP_R         | А3       | VDD          | headphone output (right)               | Analog output          |
| RING2        | C13      | VDD_MIC      | Connection to RING2 on<br>headset jack | Analog<br>input/ground |
| RING2_SENSE  | B4       | VDD_MIC      | Ring2 sense line                       | Analog<br>input/ground |
| SLEEVE       | A11      | VDD_MIC      | Connection to SLEEVE on headset jack   | Analog<br>input/ground |
| SLEEVE_SENSE | B6       | VDD_MIC      | Sleeve sense line                      | Analog<br>input/ground |
| JACKDET      | D16      | VDD          | Jack insertion detect pin (Note 1)     | Analog input           |
| MIC_P        | B16      | VDD          | Microphone input (P)                   | Analog Input           |
| MIC_N        | A15      | VDD          | Microphone input (N)                   | Analog Input           |

**Note 1** The JACKDET pin is designed to be pulled either HIGH or LOW on the insertion of the jack. If using an HPLDET type headset socket additional external circuitry is required.





Figure 37: Recommended Headphone Layout

#### **B.4** Headphone Charge Pump

**Table 176: Headphone Charge Pump** 

| Pin name | Bump/pin | Power Domain | Description                           | Туре        |
|----------|----------|--------------|---------------------------------------|-------------|
| HPCSP    | A1       | VDD          | Charge pump reservoir capacitor (pos) | Charge pump |
| HPCSN    | C1       | VDD          | Charge pump reservoir capacitor (neg) | Charge pump |
| HPCFP    | D2       | VDD          | Charge pump flying capacitor (pos)    | Charge pump |
| HPCFN    | C3       | VDD          | Charge pump flying capacitor (neg)    | Charge pump |

A 1  $\mu$ F reservoir capacitor is required between the HPCSP and GND and between HPCSN and GND. For best performance the capacitors should be fitted as near to the device as possible.



Figure 38: Charge Pump Decoupling

A 1 µF flying capacitor is required between HPCFP and HPCFN. For best performance the capacitor should be fitted as near to the device as possible.



Figure 39: Charge Pump Flying Capacitor

To ensure stable charge pump operation the effective series resistance of the flying capacitor should be kept to a minimum. This can be achieved by selecting an appropriate capacitor dielectric (X5R, X7R) and ensuring that the capacitor is placed as near to the device as possible. Ideally the connection between the pins and the capacitor should not run through vias (connected on top layer of PCB only).



#### **B.5** Digital Interfaces

Table 177: Digital Interfaces - I<sup>2</sup>C

| Pin name | Bump/pin | Power domain | Description                         | Туре                   |
|----------|----------|--------------|-------------------------------------|------------------------|
| SDA      | D14      | VDD_IO       | I <sup>2</sup> C bidirectional data | Digital input / output |
| SCL      | D12      | VDD_IO       | I <sup>2</sup> C clock input        | Digital input          |

The I<sup>2</sup>C data and clock lines are powered from VDD\_IO. Both I<sup>2</sup>C lines require a pull up to VDD\_IO. The value of this pull up is dependent on I<sup>2</sup>C bus speed, bus length and supply voltage. A 2.2 k $\Omega$  resistor is satisfactory in most applications.



Figure 40: I<sup>2</sup>C Pull Ups

Table 178: Digital Interfaces - I2S

| Pin name | Bump/pin | Power domain | Description                 | Туре                   |
|----------|----------|--------------|-----------------------------|------------------------|
| DATIN    | C7       | VDD_IO       | DAI data input              | Digital input          |
| DATOUT   | C9       | VDD_IO       | DAI data output             | Digital output         |
| BCLK     | D6       | VDD_IO       | DAI bit clock               | Digital input / output |
| WCLK     | D8       | VDD_IO       | DAI word clock (L/R select) | Digital input / output |
| MCLK     | C11      | VDD_IO       | Master clock                | Digital input          |

The DAI interface pins should be treated as clock signals and the appropriate layout rules for routing clocks should be adhered to.

#### **B.6** References

Table 179: References

| Pin name | Bump/pin | Power domain | Description                        | Туре      |
|----------|----------|--------------|------------------------------------|-----------|
| VMID     | A9       | VDD          | Audio mid-rail reference capacitor | Reference |
| VREF     | A7       | VDD          | Bandgap reference capacitor        | Reference |
| DACREF   | B8       | VDD          | Audio DAC reference capacitor      | Reference |

A 1  $\mu$ F capacitor should be connected between each of the references and GND. For best performance the capacitors should be fitted as near to the device as possible.





Figure 41: Reference Capacitors

#### **B.7** Supplies

**Table 180: Power Supplies** 

| Pin Name | Bump/Pin | Power Domain              | Description                                                                                                | Туре         |
|----------|----------|---------------------------|------------------------------------------------------------------------------------------------------------|--------------|
| VDD      | C5       | Min: 1.7 V<br>Max: 2.65 V | Supply for analog and digital circuits / Supply for headphone charge pump                                  | Power supply |
| VDD_IO   | D4       | Min: 1.7 V<br>Max: 3.6 V  | Supply for digital interfaces. V <sub>DD_IO</sub> must be greater than or equal to V <sub>DD</sub>         | Power supply |
| VDD_MIC  | A13      | Min: 1.8 V*<br>Max: 3.6 V | Supply for microphone bias circuits. $V_{\text{DD\_MIC}}$ must be greater than or equal to $V_{\text{DD}}$ | Power supply |

**Note:** Both  $V_{DD\_IO}$  and  $V_{DD\_MIC}$  must be greater or equal to  $V_{DD}$ .

Decoupling capacitors are recommended between all supplies and GND. These capacitors should be located as near to the device as possible.



Figure 42: Power Supply Decoupling

#### **B.8** Ground

Table 181: Ground

| Pin name | Bump/pin | Power domain | Description                | Туре         |
|----------|----------|--------------|----------------------------|--------------|
| GND      | B10      |              | Analog ground              | Power ground |
| GND_HP   | B12      |              | Headphone ground           | Power ground |
| GND_CP   | B2       |              | Charge pump/digital ground | Power ground |

GND, GND\_HP and GND\_CP should be connected directly to the system ground. In addition, GND\_HP and GND\_CP should be routed separately and connected to the system GND plane by their own seperate vias.



### **Appendix C PCB Layout Guidelines**

DA7219 uses Dialog Semiconductor's RouteEasy<sup>™</sup> technology allowing the device to be routed using conventional, low cost, PCB technology. All device balls are routable on the top level and conventional plated through hole vias can be used throughout.

This design is fully realizable using a two-layer PCB. For optimum performance it is recommended that a four-layer PCB is used with layers two and three as solid ground planes.

Decoupling and reference capacitors should be located as close to the device as possible and appropriately sized tracks should be used for all power connections.



Figure 43: DA7219 Example Layout

#### C.1 Layout and Schematic Support

Copies of the evaluation board schematics and layout are available on request to aid in PCB development. Dialog Semiconductor also offer a schematic and layout review service for all designs using Dialog's devices. Please contact your local Dialog Semiconductor Office if you wish to use this service.

#### C.2 General Recommendations

- Appropriate trace width and number of vias should be used for all power supply paths.
- A common ground plane should be used, which allows proper electrical and thermal performance.
- Noise-sensitive analog signals such as feedback lines or clock connections should be kept away from traces carrying pulsed analog or digital signals. This can be achieved by separation (distance) or by shielding with quiet signals or ground traces.
- Decoupling capacitors should be X5R ceramics and should be placed as near to the device as possible.
- Charge pump capacitors should be X5R ceramics and should be placed as near to the device as possible.



#### **C.3** Capacitor Selection

Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range, dc bias conditions and low Equivalent Series Resistance (ESR). X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended for best performance. Y5V and Z5U dielectrics are not recommended for use because of their poor temperature and dc bias characteristics.

The worst-case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage is calculated using the following equation:

$$C_{EFF} = C_{OUT} x (1 - TEMPCO) x (1 - TOL)$$

where: C<sub>EFF</sub> is the effective capacitance at the operating voltage. TEMPCO is the worst-case capacitor temperature coefficient. TOL is the worst-case component tolerance. These figures can be found in the manufacturer's datasheet.

In the example below, the worst-case temperature coefficient (TEMPCO) over  $-55^{\circ}$ C to  $+85^{\circ}$ C is assumed to be 15%. The tolerance of the capacitor (TOL) is assumed to be 10%, and COUT is 0.65  $\mu$ F at 1.8 V.

Substituting these values in the equation yields

$$C_{EFF} = 0.65 \mu F \ x \ (1 - 0.15) \ x \ (1 - 0.1) = 0.497 \ \mu F$$

**Table 182: Recommended Capacitor Values** 

| Application                                                                                     | Value     | Size | Temp.<br>Char.  | Tolerance | Rated<br>Voltage | Туре                  |
|-------------------------------------------------------------------------------------------------|-----------|------|-----------------|-----------|------------------|-----------------------|
| VDD,VDD_IO,<br>VDD_MIC,<br>DACREF,<br>VMID,VREF,<br>HPCFP/HPCFN,<br>HPCSP,<br>HPCSN,<br>MICBIAS | 10 x 1 μF | 0201 | X5R +/-<br>15 % | +/-10 %   | 6.3 V            | Murata GRM033R60J105M |



# **Revision History**

| Revision | Date        | Description                          |  |
|----------|-------------|--------------------------------------|--|
| 3.4      | 24-Dec-2021 | Updated logo, disclaimer, copyright. |  |
| 3.3      | 18-Feb-2019 | Minor formatting update.             |  |

#### Change Details:

- Section 13: Package Information
  - o POD format change (outer scale removed), no change to package dimensions.



#### **Status Definitions**

| Revision   | Datasheet Status | Product Status | Definition                                                                                                                                                                                                                                                                                                                                        |
|------------|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1. <n></n> | Target           | Development    | This datasheet contains the design specifications for product development. Specifications may be changed in any manner without notice.                                                                                                                                                                                                            |
| 2. <n></n> | Preliminary      | Qualification  | This datasheet contains the specifications and preliminary characterization data for products in pre-production. Specifications may be changed at any time without notice in order to improve the design.                                                                                                                                         |
| 3. <n></n> | Final            | Production     | This datasheet contains the final specifications for products in volume production. The specifications may be changed at any time in order to improve the design, manufacturing and supply. Major specification changes are communicated via Customer Product Notifications. Datasheet changes are communicated via www.dialog-semiconductor.com. |
| 4. <n></n> | Obsolete         | Archived       | This datasheet contains the specifications for discontinued products. The information is provided for reference only.                                                                                                                                                                                                                             |

#### **RoHS Compliance**

Dialog Semiconductor's suppliers certify that its products are in compliance with the requirements of Directive 2011/65/EU of the European Parliament on the restriction of the use of certain hazardous substances in electrical and electronic equipment. RoHS certificates from our suppliers are available on request.

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/