# **ESIstream**

## The Efficient Serial Interface

Migrate the ESIstream\_Xilinx\_KU060\_V2-2 IP package to a KU115 FPGA Application Note — AN221

Version 1.0



#### Introduction

This document aims at explaining how to migrate VHDL projects provided in the ESIstream\_Xilinx\_KU060\_V2-2 IP package dedicated for the KU060 to a KU115. KU115 and KU060 are parts of the same Xilinx Kintex UltraScale FPGA family.

To simplify and to speed up ESIstream IP implementation, this an ESIstream IP package provides:

- VHDL sources.
- Fully implementable projects.
- Test-bench for simulation.

Although each ESIstream IP package is specific to a Xilinx FPGA, the modular architecture allows an easy migration to a different Xilinx target replacing or upgrading the FPGA manufacturer specific IPs.

For technical support, please get the team involved and contact us using <u>ESIstream contact web page</u> or at <u>GRE-HOTLINE-BDC@Teledyne.com</u>

#### Package supported by this document

ESIstream\_Xilinx\_KU060\_V2-2, tested on ADAS-SDEV-KIT2 KU060 FPGA evaluation kit.

#### Reference documents

ESIstream\_Xilinx\_KU060\_V2-2 IP package design and user guide: download link

ESIstream Protocol specification V2.0: <u>www.ESIstream.com</u>

EV12AQ600 datasheet: website link, download link

Xilinx UltraScale FPGA Product Tables and Product Selection Guide: download link



#### **ESIstream Overview**

ESIstream protocol initiated by Teledyne-e2v is born from a severe need of the following combination:

- Increase rate of useful data, when linking data converters operating at GSPS speeds with FPGAs on a serial interface, reducing data overhead on serial links, as low as possible.
- Simplified hardware implementation, simple enough to be built on RF SiGe technologies.

ESIstream provides an efficient High-Speed serial 14B/16B interface. It is **license-free** and supports in particular serial communication between FPGAs and High-Speed data converters.

An ESIstream system is made up of the following elements.

- A transmitter can be an ADC or an FPGA or an ASIC
- A receiver can be a DAC or an FPGA or an ASIC
- A number of lanes (L ≥ 1) to transmit serial data
- A synchronization signal (sync) to initialize the communication.

There is no clock lane in a serial interface. For each lane, the receiver should recover the clock from the data.



Figure 1: Basic ESIstream system

#### The main key benefits are:

- FLEXIBILITY: License free
- EFFICIENCY: 87.5%, with 14-bit of useful data and 2-bit overhead (clock bit and disparity bit).
- SIMPLICITY: Minimal hardware implementation.

#### The main key features of ESIstream are:

- Deterministic latency
- Multi-device synchronization
- Demonstrated lane rate up to 12.8Gbps (on Kintex Ultrascale KU040), depending on device abilities
- Multi-lanes synchronization
- Guaranteed DC balance transmission, ±16 bit running disparity
- Synchronization monitoring, using the clock bit (overhead bit)
- Sufficient number of transitions for CDR, max run length of 32.



#### Disclaimer

This is free and unencumbered software released into the public domain.

Anyone is free to copy, modify, publish, use, compile, sell, or distribute this software, either in source code form or as a compiled bitstream, for any purpose, commercial or non-commercial, and by any means.

In jurisdictions that recognize copyright laws, the author or authors of this software dedicate any and all copyright interest in the software to the public domain. We make this dedication for the benefit of the public at large and to the detriment of our heirs and successors. We intend this dedication to be an overt act of relinquishment in perpetuity of all present and future rights to this software under copyright law.

THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.

THIS DISCLAIMER MUST BE RETAINED AS PART OF THIS FILE AT ALL TIMES.



### **TABLE OF CONTENTS**

| 1 | PACKAGE MIGRATION PROCEDURE        | e |
|---|------------------------------------|---|
|   | DOCUMENTS AMENDMENT                |   |
|   | DISCLAIMER                         |   |
|   | ESISTREAM OVERVIEW                 |   |
|   | REFERENCE DOCUMENTS                |   |
|   | PACKAGE SUPPORTED BY THIS DOCUMENT |   |
|   | Introduction                       | 1 |



| Figure 1: Basic ESIstream system | 2 |
|----------------------------------|---|
|----------------------------------|---|

#### **Documents Amendment**

| Issue | Date     | Comments                 |
|-------|----------|--------------------------|
| 1.0   | May 2020 | Creation and publication |
|       |          |                          |
|       |          |                          |



#### 1. PACKAGE MIGRATION PROCEDURE

- 1. Download the latest ESIstream KU060 package version on ESIstream website:
  - A. <a href="https://www.esistream.com/ip-package">https://www.esistream.com/ip-package</a>
  - B. Click on the ESIstream "Free download link":



- Documentation: Desing guide & User guide available here.
  - **C**. Then, on github website, download the .zip file.



- **D.** Unzip the ESIstream IP package.
- **2**. Copy paste the KU060 IP package:



3. Rename the folder package, for instance in ESIstream Xilinx KU115 V2-2:





- 4. In ESIstream\_Xilinx\_KU115\_V2-2\vivado\_rx\_aq600 folder
  - A. Select and open one of the TCL script depending on your need:
    - I. Low logic resources: prefer 32-bit transceiver user data path (script\_32b...).
    - **II.** Low latency: prefer 32-bit transceiver user data path (script\_32b...).
    - III. Deterministic latency: script 32b dl.tcl or script 32b dl.tcl
    - **IV.** Slow frame clock frequency to relax design timing constraints: choose a 64-bit transceiver user data path implementation (script 64b...).
  - B. In this migration example we choose the TCL script script 32b.tcl.
  - **C.** Open the file in a text editor:
    - I. Change the FPGA reference: variable <a href="fpga\_ref">fpga\_ref</a>. We select the xcku115-flva1517-1-c KU115 reference.
    - **II.** Change the vivado workspace directory location: variable <u>path\_project</u>. For instance replacing ku060 by ku115 in the existing path definition.

- 5. Open Vivado 2019.1 and launch the modified TCL script.
  - A. Tools > Run Tcl Script...
  - B. Browse and select the TCL script and click OK.
  - **C**. At the end of the project generation, check there is no error in the Vivado TCL console.





- 6. Ugrade each Xilinx IPs listed below:
  - A. clk\_wiz\_0
  - B. gth\_8lanes\_32b
  - **C.** output buffer (upgrade only one instance in the design is enough).
  - **D**. add u12 (upgrade only one instance in the design).
  - E. axi uartlite 0
  - F. Optional: When it is a \_64b TCL script: gth\_8lanes\_64b instead of gth\_8lanes\_32b
  - G. Optional: When it is a dl TCL script: clk wiz frame clk







- H. Right click on each IP
  - I. Upgrade IP
  - II. OK > OK > Generate (Generate Output Products)
  - III. Repeat H. step for each IP.





- 7. Configure the clk wiz 0 IP according to your system clock input frequency.
  - A. clk\_wiz\_0 generates a 100 MHz system clock output from a 200 MHz clock input in each ESIstream\_Xilinx\_KU060\_V2-2 package project. The 100 MHz system clock is used by UART wrapper and register map modules.
  - B. If your design use a different clock input IO standard and frequency:
    - I. Change the IP configuration:





**II.** Modify the clock period and the IO standard values according to your design in the xdc file located in *ESIstream Xilinx KU115 V2-2\vivado rx aq600\xdc*.

*Note:* rx\_esistream\_top\_32b.xdc for script\_32.tcl.

```
117
118 # PL system clock:
119 set_property IOSTANDARD DIFF_HSTL_I [get_ports FABRIC_CLK_P]
120
121 set_property PACKAGE_PIN H19 [get_ports FABRIC_CLK_P]
122 set_property PACKAGE_PIN G19 [get_ports FABRIC_CLK_N]
123 set_property IOSTANDARD DIFF_HSTL_I [get_ports FABRIC_CLK_N]
124
125 create_clock -period 5.000 -name FABRIC_CLK_P [get_ports FABRIC_CLK_P]
126
```

**8**. Configure the <a href="mailto:gth\_8lanes\_32b">gth\_8lanes\_32b</a> IP according to your HSSL and SSO, Slow Synchronization Output provided by the ADC connected to the transceivers reference clock input, hardware configuration.



- A. Re-generate the IP
- B. Modify the xdc file according to the GTH new configuration:

Note: The file gth 8lanes 32b.xdc, located in vivado workspace directory...

C:\vw\xilinx\_ku115\_v2-2\vivado\_rx\_aq600\_32b\vivado\_rx\_aq600\_32b.srcs\sources\_1\ip\gth\_8lanes\_32b\synth\ ... can help to get FPGA balls reference according to the GTH IP lane index 0 to 7. Example for channel 0:



**9**. Update all top entity signals ball reference and constraints according to your design in the xdc file located in *ESIstream Xilinx KU115 V2-2\vivado rx aq600\xdc*.

Note: rx\_esistream\_top\_32b.xdc for script\_32.tcl.

**A.** After this step and without additional modifications than previous steps, you should be ready to generate a bit stream or to modify the project files.

Note: Integrated Logic Analyzer debug nets may generate timings errors, critical warnings, due to the large number of nets running on the frame clock domain (390.625 MHz for a lane rate configured at 12.5 Gbps), using the script\_32b.tcl. To resolve the issue, delete section from the line 157 to the end of the xdc file and add only needed debug nets.



- **B.** After this step and without additional modifications than previous steps, you should also be ready to simulate the design using vivado simulator.
  - I. Before running the simulation, check that the testbench high speed clock (clk\_bit) half period value is set according to the GTH transceiver lane rate configuration (40 ps for a lane rate of 12.5 Gbps).
    - Testbench location: ESIstream\_Xilinx\_KU115\_V2-2\vivado\_rx\_aq600\src\_tb\_top
    - 2. Testbench file: tb rx esistream top.vhd

```
gen esistream hdl : if GEN ESISTREAM = true generate
   -- esistream clock generation:
   clk bit <= not clk bit after 40.0 ps;    -- @ 12.5 Gbps
   --clk bit <= not clk bit after 39.0625 ps;    -- @ 12.8 Gbps
   --clk bit <= not clk bit after 50.0 ps;    -- @ 10 Gbps

tx_esistream_emulator_1 : entity work.tx_emu_esistream_top
   generic map []
   NB_LANES => NB_LANES,
   COMMA => COMMA]
   port map (
        rst => rst,
        clk => clk bit
```



II. Example of ESIstream signals analysis (sync, ip\_ready, lanes\_ready, valid data...)



**III.** Example of received data analysis, data out 12b signals:



For technical support, please get the team involved and contact us using <u>ESIstream contact web page</u> or at <u>GRE-HOTLINE-BDC@Teledyne.com</u>